0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
LF353PG4

LF353PG4

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    DIP8

  • 描述:

    J-FET Amplifier 2 Circuit 8-PDIP

  • 数据手册
  • 价格&库存
LF353PG4 数据手册
Product Folder Sample & Buy Support & Community Tools & Software Technical Documents LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 LF353 Wide-Bandwidth JFET-Input Dual Operational Amplifier 1 Features 3 Description • • • • • • • This LF353 device is a low-cost, high-speed, JFETinput operational amplifier with very low input offset voltage. It requires low supply current yet maintains a large gain-bandwidth product and a fast slew rate. In addition, the matched high-voltage JFET input provides very low input bias and offset currents. 1 Low Input Bias Current 50 pA Typical Low Input Noise Current 0.01 pA/√Hz Typical Low Supply Current 3.6 mA Typical High Input Impedance 1012 Ω Typical Internally-Trimmed Offset Voltage Gain Bandwidth 3 MHz Typical High Slew Rate 13 V/µs Typical The LF353 can be used in applications such as highspeed integrators, digital-to-analog converters, sample-and-hold circuits, and many other circuits. 2 Applications • • • • • Motor Integrated Systems: UPS Drives and Control Solutions: AC Inverter and VF Drives Renewables: Solar Inverters Pro Audio Mixers Oscilloscopes The LF353 is characterized for operation from 0°C to 70°C. Device Information(1) PART NUMBER PACKAGE BODY SIZE (NOM) LF353D SOIC (8) 4.90 mm × 3.91 mm LF353P PDIP (8) 9.81 mm × 6.35 mm (1) For all available packages, see the orderable addendum at the end of the data sheet. Symbol – IN – OUT + IN + 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com Table of Contents 1 2 3 4 5 6 7 8 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 6.7 4 4 4 4 5 5 6 Absolute Maximum Ratings ...................................... ESD Ratings.............................................................. Recommended Operating Conditions....................... Thermal Information .................................................. Electrical Characteristics........................................... Switching Characteristics .......................................... Typical Characteristics .............................................. Parameter Measurement Information .................. 7 Detailed Description .............................................. 8 8.1 Overview ................................................................... 8 8.2 Functional Block Diagram ......................................... 8 8.3 Feature Description................................................... 8 8.4 Device Functional Modes.......................................... 8 9 Application and Implementation .......................... 9 9.1 Application Information.............................................. 9 9.2 Typical Application .................................................... 9 10 Power Supply Recommendations ..................... 10 11 Layout................................................................... 11 11.1 Layout Guidelines ................................................. 11 11.2 Layout Example .................................................... 11 12 Device and Documentation Support ................. 12 12.1 12.2 12.3 12.4 12.5 Documentation Support ........................................ Community Resources.......................................... Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 12 12 12 12 12 13 Mechanical, Packaging, and Orderable Information ........................................................... 12 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision B (August 1994) to Revision C • 2 Page Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. ................................................................................................. 1 Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 LF353 www.ti.com SLOS012C – MARCH 1987 – REVISED MARCH 2016 5 Pin Configuration and Functions D or P Package 8-Pin SOIC or PDIP Top View 1OUT 1IN – 1IN + VCC – 1 8 2 7 3 6 4 5 VCC + 2OUT 2IN – 2IN + Pin Functions PIN I/O DESCRIPTION NAME NO. 1OUT 1 O Output 1IN- 2 I Inverting input 1IN+ 3 I Noninverting input VCC- 4 — 2IN+ 5 I Noninverting input 2IN- 6 I Inverting input 2OUT 7 O Output VCC+ 8 — Positive supply voltage Negative supply voltage Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 3 LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) MAX UNIT VCC+ Supply voltage MIN 18 V VCC– Supply voltage –18 V VID Differential input voltage ±30 V VI Input voltage (2) ±15 V Duration of output short circuit mW Lead temperature 1.6 mm (1/16 inch) from case for 10 s 260 °C 150 °C 150 °C Junction temperature Tstg Storage temperature (2) s 500 TJ (1) Unlimited Continuous total power dissipation –65 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Unless otherwise specified, the absolute maximum negative input voltage is equal to the negative power supply voltage. 6.2 ESD Ratings VALUE V(ESD) (1) (2) Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) ±2000 Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) ±1000 UNIT V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) MIN MAX UNIT VCC+ Supply voltage 3.5 18 V VCC– Supply voltage –3.5 –18 V VCM Common-mode voltage VCC– + 4 VCC+ – 4 V TA Operating temperature 0 70 °C 6.4 Thermal Information LF353 THERMAL METRIC (1) D (SOIC) P (PDIP) 8 PINS 8 PINS UNIT RθJA Junction-to-ambient thermal resistance 106.6 55.1 °C/W RθJC(top) Junction-to-case (top) thermal resistance 51.5 45 °C/W RθJB Junction-to-board thermal resistance 46.5 32.2 °C/W ψJT Junction-to-top characterization parameter 9.8 22.6 °C/W ψJB Junction-to-board characterization parameter 46.1 32.2 °C/W (1) 4 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 LF353 www.ti.com SLOS012C – MARCH 1987 – REVISED MARCH 2016 6.5 Electrical Characteristics TA = 0°C to 70°C, VCC± = ±15 V (unless otherwise noted) PARAMETER TEST CONDITIONS VIO Input offset voltage VIC = 0, RS = 10 kΩ αVIO Average temperature coefficient of inputs offset voltage VIC = 0, RS = 10 kΩ IIO Input offset current (2) VIC = 0 MIN TA = 25°C TYP MAX 5 10 Full range (1) 10 TA = 25°C 25 µV/°C 100 pA 4 nA 200 pA 8 nA TA = 70°C TA = 25°C 50 Input bias current (2) VIC = 0 VICR Common-mode input voltage range Lower limit of range –11 –12 Upper limit of range 11 15 VOM Maximum peak output voltage swing RL = 10 kΩ ±12 ±13.5 AVD Large-signal differential voltage VO = ±10 V, RL = 2 kΩ TA = 25°C 25 100 Full range (1) 15 ri Input resistance TJ = 25°C CMRR Common-mode rejection ratio RS ≤ 10 kΩ kSVR Supply-voltage rejection ratio See (3) ICC Supply current (3) mV 13 IIB (1) (2) UNIT TA = 70°C V V V/mV 1012 Ω 70 100 dB 70 100 dB 3.6 6.5 mA Full range is 0°C to 70°C Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperatures as close to the ambient temperature as possible. Supply-voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously. 6.6 Switching Characteristics VCC± = ±15 V, TA = 25°C, over operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VO1/VO2 Crosstalk attenuation SR Slew rate B1 Unity-gain bandwidth Vn Equivalent input noise voltage f = 1 kHz, RS = 20 Ω In Equivalent input noise current f = 1 kHz MIN f = 1 kHz TYP MAX UNIT 120 8 dB 13 V/µs 3 MHz 18 nV/√Hz 0.01 pA/√Hz Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 5 LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com 6.7 Typical Characteristics Figure 1. Maximum Peak Output Voltage vs Frequency Figure 2. Maximum Peak Output Voltage vs Load Resistance Figure 3. Large-Signal Differential Voltage Amplification and Phase Shift vs Frequency 6 Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 LF353 www.ti.com SLOS012C – MARCH 1987 – REVISED MARCH 2016 7 Parameter Measurement Information − OUT VI + CL = 100 pF RL = 2 kΩ Figure 4. Unity-Gain Amplifier Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 7 LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com 8 Detailed Description 8.1 Overview The LF353 device is a JFET-input operational amplifier with low input bias and offset currents and fast slew rate. Each amplifier features JFET inputs (for high input impedance) coupled with bipolar output stages integrated on a single monolithic chip. The output is protected against shorts due to the resistive 200-Ω output impedance. 8.2 Functional Block Diagram 8.3 Feature Description 8.3.1 Slew Rate The slew rate is the rate at which an operational amplifier can change its output when there is a change on the input. These devices have a 13-V/μs slew rate. 8.4 Device Functional Modes These devices are powered on when the supply is connected. This device can be operated as a single-supply operational amplifier or dual-supply amplifier depending on the application. 8 Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 LF353 www.ti.com SLOS012C – MARCH 1987 – REVISED MARCH 2016 9 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 9.1 Application Information The LF353 has two independent amplifiers that have very low input bias current which allow using higher resistance resistors in the feedback network. The upper input common mode range goes to the upper supply rail. The lower common mode range does not include the negative supply rail. Output resistance is 200 ohms to protect the device from accidental shorts. 9.2 Typical Application A typical application for an operational amplifier is an inverting amplifier. This amplifier takes a positive voltage on the input, and makes it a negative voltage. In the same manner, it also makes negative voltages positive. RF RI Vsup+ VOUT VIN + Vsup- Figure 5. Inverting Amplifier 9.2.1 Design Requirements The supply voltage must be chosen such that it is larger than the input voltage range and output range. For instance, this application scales a signal of ±0.5 V to ±1.8 V. Setting the supply at ±12 V is sufficient to accommodate this application. 9.2.2 Detailed Design Procedure Determine the gain required by the inverting amplifier using Equation 1 and Equation 2. VOUT AV = VIN 1.8 AV = = -3.6 -0.5 (1) (2) Once the desired gain is determined, choose a value for RI or RF. Choosing a value in the kΩ range is desirable because the amplifier circuit uses currents in the mA range. This ensures the part does draw too much current. For this example, choose 10 kΩ for RI and 36 kΩ for RF, as shown in Equation 3. RF AV = (3) RI Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 9 LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com Typical Application (continued) 9.2.3 Application Curve 2 VIN 1.5 VOUT 1 Volts 0.5 0 -0.5 -1 -1.5 -2 0 0.5 1 Time (ms) 1.5 2 Figure 6. Input and Output Voltages of the Inverting Amplifier 10 Power Supply Recommendations CAUTION Supply voltages larger than 36 V for a single-supply or outside the range of ±18 V for a dual-supply can permanently damage the device (see the Absolute Maximum Ratings). Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the Layout Example. 10 Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 LF353 www.ti.com SLOS012C – MARCH 1987 – REVISED MARCH 2016 11 Layout 11.1 Layout Guidelines For best operational performance of the device, use the following layout guidelines: • Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry. – Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications. • Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques (SLOA089). • To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. • Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Layout Example. • Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. • Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. 11.2 Layout Example Place components close to device and to each other to reduce parasitic errors Run the input traces as far away from the supply lines as possible RF VS+ NC NC IN1í VCC+ IN1+ OUT VCCí NC Use low-ESR, ceramic bypass capacitor RG GND VIN RIN GND Only needed for dual-supply operation GND VS(or GND for single supply) VOUT Ground (GND) plane on another layer Figure 7. Operational Amplifier Board Layout for Noninverting Configuration VIN RIN RG + VOUT RF Figure 8. Operational Amplifier Schematic for Noninverting Configuration Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 11 LF353 SLOS012C – MARCH 1987 – REVISED MARCH 2016 www.ti.com 12 Device and Documentation Support 12.1 Documentation Support 12.1.1 Related Documentation For related documentation see Circuit Board Layout Techniques (SLOA089). 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 12 Submit Documentation Feedback Copyright © 1987–2016, Texas Instruments Incorporated Product Folder Links: LF353 PACKAGE OPTION ADDENDUM www.ti.com 8-Aug-2022 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan (2) Lead finish/ Ball material MSL Peak Temp Op Temp (°C) Device Marking (3) Samples (4/5) (6) LF353D LIFEBUY SOIC D 8 75 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 LF353 LF353DG4 LIFEBUY SOIC D 8 75 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 LF353 LF353DR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 LF353 Samples LF353DRE4 ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 LF353 Samples LF353P ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 LF353P Samples LF353PE4 ACTIVE PDIP P 8 50 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 LF353P Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of
LF353PG4 价格&库存

很抱歉,暂时无法提供与“LF353PG4”相匹配的价格&库存,您可以联系我们找货

免费人工找货