0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
OPA2835IRMCT

OPA2835IRMCT

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    UQFN10

  • 描述:

    IC OPAMP GP 31MHZ RRO 10UQFN

  • 数据手册
  • 价格&库存
OPA2835IRMCT 数据手册
OPA835, OPA2835 SLOS713J – JANUARY 2011 – REVISED MARCH 2021 OPAx835 Ultra-Low-Power, Rail-to-Rail Out, Negative Rail In, VFB Op Amp 1 Features 3 Description • The OPA835 and OPA2835 devices (OPAx835) are single and dual ultra-low-power, rail-to-rail output, negative-rail input, voltage-feedback (VFB) operational amplifiers designed to operate over a power supply range of 2.5-V to 5.5-V with a single supply, or ±1.25-V to ±2.75-V with a dual supply. Consuming only 250 µA per channel and with a unity gain bandwidth of 56 MHz, these amplifiers set an industry-leading performance-to-power ratio for rail-torail amplifiers. • • • • • • • • • • • • • • • Ultra-Low Power – Supply Voltage: 2.5 V to 5.5 V – Quiescent Current: 250 µA/ch (Typical) – Power Down Mode: 0.5 µA (Typical) Bandwidth: 56 MHz (AV = 1 V/V) Slew Rate: 160 V/µs Rise Time: 10 ns (2 VSTEP) Settling Time (0.1%): 55 ns (2 VSTEP) Overdrive Recovery Time: 200 ns SNR: 0.00015% (–116.4 dBc) at 1 kHz (1 VRMS) THD: 0.00003% (–130 dBc) at 1 kHz (1 VRMS) HD2/HD3: –70 dBc/–73 dBc at 1 MHz (2 VPP) Input Voltage Noise: 9.3 nV/√ Hz (f = 100 kHz) Input Offset Voltage: 100 µV (±500-µV Maximum) CMRR: 113 dB Output Current Drive: 40 mA RRO: Rail-to-Rail Output Input Voltage Range: –0.2 V to 3.9 V (5-V Supply) Operating Temperature Range: –40°C to +125°C 2 Applications Low-Power Signal Conditioning Audio ADC Input Buffer Low-Power SAR and ΔΣ ADC Driver Portable Systems Low-Power Systems High-Density Systems Ultrasonic Flow Meter -50 VS = 5 V, G = 1, VOUT = 2 Vpp, -60 RL = 2 kW -40 The OPA835 RUN package option includes integrated gain-setting resistors for the smallest possible footprint on a printed-circuit-board (approximately 2.00 mm × 2.00 mm). By adding circuit traces on the PCB, gains of +1, –1, –1.33, +2, +2.33, –3, +4, –4, +5, –5.33, +6.33, –7, +8 and inverting attenuations of –0.1429, –0.1875, –0.25, –0.33, –0.75 can be achieved. See Table 9-1 and Table 9-2 for details. The OPA835 and OPA2835 devices are characterized for operation over the extended industrial temperature range of –40°C to +125°C. -30 Harmonic Distortion - dBc • • • • • • • For battery-powered, portable applications where power is of key importance, the low power consumption and high-frequency performance of the OPA835 and OPA2835 devices offers performance versus power that is not attainable in other devices. Coupled with a power-savings mode to reduce current to < 1.5 μA, these devices offer an attractive solution for high-frequency amplifiers in battery-powered applications. Device Information(1) RF = 0 W, PART NUMBER -70 OPA835 -80 -90 HD2 -100 -110 HD3 -120 OPA2835 -130 -140 10k 100k 1M 10M f - Frequency - Hz Harmonic Distortion vs Frequency (1) PACKAGE BODY SIZE (NOM) SOT-23 (6) 2.90 mm × 1.60 mm QFN (10) 2.00 mm × 2.00 mm SOIC (8) 4.90 mm × 3.91 mm VSSOP (10) 3.00 mm × 3.00 mm UQFN (10) 2.00 mm × 2.00 mm QFN (10) 2.00 mm × 2.00 mm See the package option addendum at the end of the data sheet for all available packages. An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 Table of Contents 1 Features............................................................................1 2 Applications..................................................................... 1 3 Description.......................................................................1 4 Revision History.............................................................. 2 5 Device Comparision Table..............................................4 6 Pin Configuration and Functions...................................4 7 Specifications.................................................................. 6 7.1 Absolute Maximum Ratings........................................ 6 7.2 ESD Ratings............................................................... 6 7.3 Recommended Operating Conditions.........................6 7.4 Thermal Information: OPA835.................................... 6 7.5 Thermal Information: OPA2835.................................. 7 7.6 Electrical Characteristics: VS = 2.7 V.......................... 7 7.7 Electrical Characteristics: VS = 5 V........................... 10 7.8 Typical Characteristics: VS = 2.7 V........................... 13 7.9 Typical Characteristics: VS = 5 V.............................. 18 8 Detailed Description......................................................23 8.1 Overview................................................................... 23 8.2 Functional Block Diagram......................................... 23 8.3 Feature Description...................................................23 8.4 Device Functional Modes..........................................26 9 Application and Implementation.................................. 29 9.1 Application Information............................................. 29 9.2 Typical Application.................................................... 35 10 Power Supply Recommendations..............................39 11 Layout........................................................................... 40 11.1 Layout Guidelines................................................... 40 11.2 Layout Example...................................................... 41 12 Device and Documentation Support..........................42 12.1 Device Support....................................................... 42 12.2 Documentation Support.......................................... 42 12.3 Related Links.......................................................... 42 12.4 Receiving Notification of Documentation Updates..42 12.5 Support Resources................................................. 42 12.6 Trademarks............................................................. 42 12.7 Electrostatic Discharge Caution..............................42 12.8 Glossary..................................................................42 13 Mechanical, Packaging, and Orderable Information.................................................................... 42 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision I (August 2016) to Revision J (March 2021) Page • Updated the numbering format for tables, figures, and cross-references throughout the document..................1 • Changed the input impedance common-mode typical test condition from 200 || 1.2 kΩ || pF to 250 || 1.2 MΩ || pF........................................................................................................................................................................7 • Changed the input impedance common-mode typical test condition from 200 || 1.2 kΩ || pF to 250 || 1.2 MΩ || pF......................................................................................................................................................................10 Changes from Revision H (November 2015) to Revision I (August 2016) Page • Reformatted table note on Thermal Information: OPA835 and Thermal Information: OPA2835 tables .............6 • Deleted the word "linear" from output voltage low, output voltage high, and output current drive parameters in Electrical Characteristics: VS = 2.7 V table ........................................................................................................ 7 • Changed Current noise 1/f corner frequency parameter units from Hz to kHz in Electrical Characteristics: VS = 5 V table ........................................................................................................................................................10 • Deleted the word "linear" from output voltage low, output voltage high, and output current drive parameters in Electrical Characteristics: VS = 5 V table ......................................................................................................... 10 • Reformatted Development Support section .....................................................................................................42 • Reformatted Related Documentation section .................................................................................................. 42 Changes from Revision G (June 2015) to Revision H (November 2015) Page • Changed package designator from DMC to RMC (typo).................................................................................... 4 • Changed text in first paragraph of Power-Down Operation section..................................................................24 Changes from Revision F (June 2015) to Revision G (June 2015) Page • Moved all switching parameters from the Switching Characteristics: VS = 2.7 V back into the Electrical Characteristics: VS = 2.7 V table ........................................................................................................................7 • Moved all switching parameters from the Switching Characteristics: VS = 5 V table back into the Electrical Characteristics: VS = 5 V table .........................................................................................................................10 2 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 Changes from Revision E (July 2013) to Revision F (June 2015) Page • Added Pin Configuration and Functions section, ESD Ratings table, Switching Characteristics tables, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..................................................................................................1 • Moved the switching parameters from the Electrical Characteristics tables into Switching Characteristics tables................................................................................................................................................................ 10 Changes from Revision D (October 2011) to Revision E (July 2013) Page • Added RMC package to document.....................................................................................................................1 • Added RMC to Thermal Information table.......................................................................................................... 6 Changes from Revision C (September 2011) to Revision D (September 2011) Page • Removed Product Preview from OPA835IRUNT and OPA835IRUNR............................................................... 4 • Changed Resistor temperature coefficient typical value from TBD to < 10........................................................ 7 • "Changed Quiescent operating current" parameter to "Quiescent operating current per amplifier"................... 7 • Changed Resistor temperature coefficient parameter units from TBD to < 10................................................. 10 • Changed Quiescent operating current parameter to Quiescent operating current per amplifer....................... 10 Changes from Revision B (May 2011) to Revision C (August 2011) Page • Removed Product Preview from all devices except OPA835IRUNT and OPA835IRUNR..................................4 • Changed - Channel to channel crosstalk (OPA2835) typical value from TBD to –120 dB................................. 7 • Changed the Common-mode rejection ratio minimum value from 91 dB to 88 dB.............................................7 • Added GAIN-SETTING RESISTORS (OPA835IRUN ONLY) parameter............................................................7 • Changed the Quiescent operating current per amplifier(TA = 25°C) parameter minimum value from190 µA to 175 µA................................................................................................................................................................ 7 • Changed the Power supply rejection (±PSRR) minimum value from 91 dB to 88 dB........................................ 7 • Changed the Power-down pin bias current test conditions from PD = 0.7 V to PD = 0.5 V............................... 7 • Changed the Power-down quiescent current test conditions from PD = 0.7 V to PD = 0.5 V............................ 7 • Changed Channel to channel crosstalk (OPA2835) typical value from TBD to -120 dB.................................. 10 • Changed the common-mode rejection ratio minimum value from 94 dB to 91 dB........................................... 10 • Added GAIN-SETTING RESISTORS (OPA835IRUN ONLY) parameter..........................................................10 • Changed the Quiescent operating current (TA = 25°C) Min value From: 215 µA To: 200 µA...........................10 • Changed the Power supply rejection (±PSRR) minimum value from 93 dB to 90 dB...................................... 10 • Changed the Power-down quiescent current test conditions from PD = 0.7 V to PD = 0.5 V.......................... 10 • Changed the Power-down quiescent current test conditions from PD = 0.7 V to PD = 0.5 V.......................... 10 • Added Figure Crosstalk vs Frequency..............................................................................................................13 • Added Figure Crosstalk vs Frequency..............................................................................................................18 • Added Single-Ended to Differential Amplifier section ...................................................................................... 30 Changes from Revision A (March 2011) to Revision B (May 2011) Page • Changed OPA835 from product preview to production data.............................................................................. 1 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 3 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 5 Device Comparision Table BW (AV = 1) MHz SLEW RATE V/µsec Iq (+5 V) mA INPUT NOISE nV/√ Hz RAIL-TO-RAIL IN/OUT DUALS OPA835 30 110 0.25 9.3 –VS/Out OPA2835 OPA365 50 25 5 4.5 In/Out OPA2365 THS4281 95 35 0.75 12.5 In/Out LMH6618 140 45 1.25 10 In/Out LMH6619 OPA836 205 560 1 4.6 –VS/Out OPA2836 OPA830 310 600 3.9 9.5 –VS/Out OPA2830 PART NUMBER Visit ti.com for a complete selection of TI High Speed Amplifiers. 6 Pin Configuration and Functions VOUT 1 VS- 2 VIN+ 3 VS+ VOUT1 1 5 PD VIN1- 2 4 VIN- VIN1+ 3 VS- 4 6 + - Figure 6-1. OPA835: DBV Package 6-Pin SOT-23 Top View + + 8 VS+ 7 VOUT2 6 VIN2- 5 VIN2+ Figure 6-2. OPA2835: D Package 8-Pin SOIC Top View VS+ VOUT1 1 VIN1- 2 VIN1+ 3 VS- 4 PD1 5 10 + + VS+ 9 VOUT2 8 VIN2- 7 VIN2+ 6 PD2 Figure 6-3. OPA2835: DGS Package 10-Pin VSSOP Top View VOUT1 1 VIN1- 2 VIN1+ 3 PD1 4 10 9 VOUT2 8 VIN2- 7 VIN2+ 6 PD2 + - - + 5 VS- Figure 6-4. OPA2835: RMC and RUN Packages 10Pin UQFN and 10-Pin QFN Top View VS+ VOUT 1 VIN- 2 VIN+ 3 PD 4 10 9 FB1 8 FB2 7 FB3 6 FB4 2.4k - + 1.8k 600 5 VS- Figure 6-5. OPA835: RUN Package 10-Pin QFN Top View 4 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 Table 6-1. Pin Functions PIN OPA835 NAME SOT-23 OPA2835 QFN SOIC VSSOP I/O DESCRIPTION QFN, UQFN FB1 9 I/O Connection to top of 2.4-kΩ internal gain-setting resistors FB2 8 I/O Connection to junction of 1.8-kΩ and 2.4-kΩ internal gainsetting resistors I/O Connection to junction of 600-Ω and 1.8-kΩ internal gainsetting resistors I/O Connection to bottom of 600-Ω internal gain-setting resistors — FB3 7 FB4 6 PD 5 4 — — I Amplifier 1 Power Down, low = low-power mode, high = normal operation (PIN MUST BE DRIVEN) 6 6 I Amplifier 2 Power Down, low = low-power mode, high = normal operation (PIN MUST BE DRIVEN) — — I Amplifier noninverting input I Amplifier inverting input 3 3 3 I Amplifier 1 noninverting input 2 2 2 I Amplifier 1 inverting input 5 7 7 I Amplifier 2 noninverting input — VIN+ 3 3 VIN– 4 2 VIN1+ — — 1 1 — — VS+ 6 VS– 2 VIN2+ VIN2– VOUT VOUT1 VOUT2 Amplifier Power Down, low = low-power mode, high = normal operation (PIN MUST BE DRIVEN) 4 PD2 VIN1– I 5 PD1 — — 6 8 8 I Amplifier 2 inverting input — — — O Amplifier output 1 1 1 O Amplifier 1 output 7 9 9 O Amplifier 2 output 10 8 10 10 POW Positive power supply input 5 4 4 5 POW Negative power supply input Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 5 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7 Specifications 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) MIN VS– to VS+ Supply voltage VI Input voltage VID Differential input voltage II Continuous input current IO Continuous output current VS– – 0.7 Maximum junction temperature TA Operating free-air temperature Tstg Storage temperature (1) UNIT 5.5 V VS+ + 0.7 V 1 V 0.85 mA 60 mA See Section 7.4 and Section 7.5 Continuous power dissipation TJ MAX 150 °C –40 125 °C –65 150 °C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 7.2 ESD Ratings VALUE Human body model (HBM), per ANSI/ESDA/JEDEC V(ESD) (1) (2) Electrostatic discharge JS-001(1) UNIT ±6000 Charged-device model (CDM), per JEDEC specification JESD22-C101(2) ±1000 Machine model ±200 V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) MIN NOM MAX UNIT VS+ Single supply voltage 2.5 5 5.5 V TA Ambient temperature –40 25 125 °C 7.4 Thermal Information: OPA835 OPA835 THERMAL METRIC(1) RUN (QFN) 6 PINS 10 PINS 194 UNIT RθJA Junction-to-ambient thermal resistance 145.8 °C/W RθJCtop Junction-to-case (top) thermal resistance 129.2 75.1 °C/W RθJB Junction-to-board thermal resistance 39.4 38.9 °C/W ψJT Junction-to-top characterization parameter 25.6 13.5 °C/W ψJB Junction-to-board characterization parameter 38.9 104.5 °C/W (1) 6 DBV (SOT23-6) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953). Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7.5 Thermal Information: OPA2835 OPA2835 THERMAL METRIC(1) D (SOIC) DGS (VSSOP) RUN (QFN) RMC (UQFN) UNIT 8 PINS 10 PINS 10 PINS 10 PINS RθJA Junction-to-ambient thermal resistance 150.1 206 145.8 143.2 °C/W RθJCtop Junction-to-case (top) thermal resistance 83.8 75.3 75.1 49.0 °C/W RθJB Junction-to-board thermal resistance 68.4 96.2 38.9 61.9 °C/W ψJT Junction-to-top characterization parameter 33.0 12.9 13.5 3.3 °C/W ψJB Junction-to-board characterization parameter 67.9 94.6 104.5 61.9 °C/W (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953). 7.6 Electrical Characteristics: VS = 2.7 V at VS+ = +2.7 V, VS– = 0 V, VOUT = 1 VPP, RF = 0 Ω, RL = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply, VIN_CM = mid-supply – 0.5 V. TA = 25°C, unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT TEST LEVEL(1) MHz C AC PERFORMANCE Small-signal bandwidth VOUT = 100 mVPP, G = 1 51 VOUT = 100 mVPP, G = 2 22.5 VOUT = 100 mVPP, G = 5 7.2 VOUT = 100 mVPP, G = 10 3 Gain-bandwidth product VOUT = 100 mVPP, G = 10 30 MHz C Large-signal bandwidth VOUT = 1 VPP, G = 1 24 MHz C Bandwidth for 0.1-dB flatness VOUT = 1 VPP, G = 2 4 MHz C Slew rate, rise VOUT = 1 VSTEP, G = 2 110 V/µs C Slew rate, fall VOUT = 1 VSTEP, G = 2 130 V/µs C Rise time VOUT = 1 VSTEP, G = 2 9.5 ns C Fall time VOUT = 1 VSTEP, G = 2 9 ns C Settling time to 1%, rise VOUT = 1 VSTEP, G = 2 35 ns C Settling time to 1%, fall VOUT = 1 VSTEP, G = 2 30 ns C Settling time to 0.1%, rise VOUT = 1 VSTEP, G = 2 60 ns C Settling time to 0.1%, fall VOUT = 1 VSTEP, G = 2 65 ns C Settling time to 0.01%, rise VOUT = 1 VSTEP, G = 2 120 ns C Settling time to 0.01%, rise VOUT = 1 VSTEP, G = 2 90 ns C Overshoot/Undershoot VOUT = 1 VSTEP, G = 2 0.5%/0.2% Second-order harmonic distortion Third-order harmonic distortion f = 10 kHz, VIN_CM = mid-supply – 0.5 V –133 f = 100 kHz, VIN_CM = mid-supply – 0.5 V –110 f = 1 MHz, VIN_CM = mid-supply – 0.5 V –73 f = 10 kHz, VIN_CM = mid-supply – 0.5 V –137 f = 100 kHz, VIN_CM = mid-supply – 0.5 V –125 f = 1 MHz, VIN_CM = mid-supply – 0.5 V C dBc C dBc C –78 f = 1 MHz, 200-kHz Tone Spacing, Second-order intermodulation distortion VOUT Envelope = 1 VPP, VIN_CM = mid-supply – 0.5 V –75 dBc C Third-order intermodulation distortion f = 1 MHz, 200-kHz Tone Spacing, VOUT Envelope = 1 VPP, VIN_CM = mid-supply – 0.5 V –81 dBc C Input voltage noise f = 100 kHz 9.3 nV/√ Hz C 147 Hz C Voltage noise 1/f corner frequency Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 7 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7.6 Electrical Characteristics: VS = 2.7 V (continued) at VS+ = +2.7 V, VS– = 0 V, VOUT = 1 VPP, RF = 0 Ω, RL = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply, VIN_CM = mid-supply – 0.5 V. TA = 25°C, unless otherwise noted. PARAMETER TEST CONDITIONS MIN UNIT TEST LEVEL(1) 0.45 pA/√ Hz C 14.7 kHz C 140/125 ns C TYP MAX AC PERFORMANCE (continued) Input current noise f = 1 MHz Current noise 1/f corner frequency Overdrive recovery time, over/under Overdrive = 0.5 V Closed-loop output impedance f = 100 kHz 0.028 Ω C Channel-to-channel crosstalk (OPA2835) f = 10 kHz –120 dB C dB A DC PERFORMANCE Open-loop voltage gain (AOL) Input referred offset voltage 100 120 TA = 25°C –500 ±100 TA = 0°C to 70°C –880 880 TA = –40°C to 85°C –1040 1040 TA = –40°C to 125°C –1850 1850 TA = 0°C to 70°C Input offset voltage drift(3) –8.5 ±1.4 –9 ±1.5 9 –13.5 ±2.25 13.5 TA = 25°C 50 200 400 TA = 0°C to 70°C 47 410 TA = –40°C to 85°C 45 425 TA = –40°C to 125°C 45 530 TA = –40°C to 85°C TA = –40°C to 125°C Input bias current(2) TA = 0°C to 70°C Input bias current drift(3) Input offset current Input offset current drift(3) 500 µV B 8.5 –1.4 ±0.25 1.4 –1.05 ±0.175 1.05 TA = –40°C to 125°C –1.1 ±0.185 1.1 TA = 25°C –100 ±13 100 TA = 0°C to 70°C –100 ±13 100 TA = –40°C to 85°C –100 ±13 100 TA = –40°C to 125°C –100 ±13 100 TA = –40°C to 85°C A TA = 0°C to 70°C –1.230 ±0.205 1.230 TA = –40°C to 85°C –0.940 ±0.155 0.940 TA = –40°C to 125°C –0.940 ±0.155 0.940 µV/°C B A nA nA/°C B B A nA B nA/°C B INPUT Common-mode input range low Common-mode input range high TA = 25°C, < 3 dB degradation in CMRR limit TA = –40°C to 125°C, < 3-dB degradation in CMRR limit –0.2 0 V A –0.2 0 V B TA = 25°C, < 3-dB degradation in CMRR limit 1.5 1.6 V A TA = –40°C to 125°C, < 3-dB degradation in CMRR limit 1.5 1.6 V B 88 110 dB A 250 || 1.2 MΩ || pF C 200 || 1 kΩ || pF C Common-mode rejection ratio Input impedance common-mode Input impedance differential mode OUTPUT Output voltage low Output voltage high Output saturation voltage, high/low Output current drive 8 TA = 25°C, G = 5 0.15 0.2 V A TA = –40°C to 125°C, G = 5 0.15 0.2 V B TA = 25°C, G = 5 2.45 2.5 V A TA = –40°C to 125°C, G = 5 2.45 2.5 V B 45/13 mV C ±35 mA A mA B TA = 25°C, G = 5 TA = 25°C ±25 TA = –40°C to 125°C ±20 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7.6 Electrical Characteristics: VS = 2.7 V (continued) at VS+ = +2.7 V, VS– = 0 V, VOUT = 1 VPP, RF = 0 Ω, RL = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply, VIN_CM = mid-supply – 0.5 V. TA = 25°C, unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT TEST LEVEL(1) GAIN-SETTING RESISTORS (OPA835IRUN ONLY) Resistor FB1 to FB2 DC resistance 2376 2400 2424 Ω A Resistor FB2 to FB3 DC resistance 1782 1800 1818 Ω A Resistor FB3 to FB4 DC resistance 594 600 606 Ω A Resistor tolerance DC resistance –1% Resistor temperature coefficient DC resistance 1% < 10 A PPM C POWER SUPPLY Specified operating voltage Quiescent operating current per amplifier 2.5 TA = 25°C 175 TA = –40°C to 125°C 135 Power supply rejection (±PSRR) 88 245 5.5 V B 340 µA A 345 µA B dB A V A V A 105 POWER DOWN (PIN MUST BE DRIVEN) Enable voltage threshold Specified on above VS–+ 2.1 V Disable voltage threshold Specified off below VS–+ 0.7 V Power-down pin bias current PD = 0.5 V 20 500 nA A Power-down quiescent current PD = 0.5 V 0.5 1.5 µA A Turnon time delay Time from PD = high to VOUT = 90% of final value 250 ns C Turnoff time delay Time from PD = low to VOUT = 10% of original value 50 ns C (1) (2) (3) 1.4 0.7 2.1 1.4 Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information. Current is considered positive out of the pin. Input Offset Voltage Drift, Input Bias Current Drift, and Input Offset Current Drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 9 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7.7 Electrical Characteristics: VS = 5 V at VS+ = +5 V, VS– = 0 V, VOUT = 2 VPP, RF = 0 Ω, RL = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply. TA = 25°C, unless otherwise noted. PARAMETER CONDITIONS MIN TYP MAX UNIT TEST LEVEL(1) MHz C AC PERFORMANCE Small-signal bandwidth VOUT = 100 mVPP, G = 1 56 VOUT = 100 mVPP, G = 2 22.5 VOUT = 100 mVPP, G = 5 7.4 VOUT = 100 mVPP, G = 10 3.1 Gain-bandwidth product VOUT = 100 mVPP, G = 10 31 MHz C Large-signal bandwidth VOUT = 2 VPP, G = 1 31 MHz C Bandwidth for 0.1-dB flatness VOUT = 2 VPP, G = 2 14.5 MHz C Slew rate, rise VOUT = 2-V Step, G = 2 160 V/µs C Slew rate, fall VOUT = 2-V Step, G = 2 260 V/µs C Rise time VOUT = 2-V Step, G = 2 10 ns C Fall time VOUT = 2-V Step, G = 2 7 ns C Settling time to 1%, rise VOUT = 2-V Step, G = 2 45 ns C Settling time to 1%, fall VOUT = 2-V Step, G = 2 45 ns C Settling time to 0.1%, rise VOUT = 2-V Step, G = 2 50 ns C Settling time to 0.1%, fall VOUT = 2-V Step, G = 2 55 ns C Settling time to 0.01%, rise VOUT = 2-V Step, G = 2 82 ns C Settling time to 0.01%, fall VOUT = 2-V Step, G = 2 85 ns C Overshoot/Undershoot VOUT = 2-V Step, G = 2 2.5%/1.5% Second-order harmonic distortion f = 10 kHz –135 f = 100 kHz –105 f = 1 MHz –70 f = 10 kHz –139 f = 100 kHz –122 C dBc C dBc C AC PERFORMANCE (continued) Third-order harmonic distortion f = 1 MHz -73 Second-order intermodulation distortion f = 1 MHz, 200-kHz Tone Spacing, VOUT Envelope = 2 VPP –70 dBc C Third-order intermodulation distortion f = 1 MHz, 200-kHz Tone Spacing, VOUT Envelope = 2 VPP –83 dBc C Signal-to-noise ratio, SNR f = 1 kHz, VOUT = 1 VRMS, 22-kHz bandwidth Total harmonic distortion, THD f = 1 kHz, VOUT = 1 VRMS Input voltage noise f = 100 kHz 0.00015% –116.4 0.00003% –130 Voltage noise 1/f corner frequency Input current noise dBc f = 1 MHz Current noise 1/f corner frequency C C dBc C 9.3 nV/√ Hz C 147 Hz C 0.45 pA/√ Hz C 14.7 kHz C 195/135 ns C f = 100 kHz 0.028 Ω C f = 10 kHz –120 dB C 120 dB A Overdrive recovery time, over/under Overdrive = 0.5 V Closed-loop output impedance Channel to channel crosstalk (OPA2835) DC PERFORMANCE Open-loop voltage gain (AOL) 10 100 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Product Folder Links: OPA835 OPA2835 OPA835, OPA2835 www.ti.com SLOS713J – JANUARY 2011 – REVISED MARCH 2021 7.7 Electrical Characteristics: VS = 5 V (continued) at VS+ = +5 V, VS– = 0 V, VOUT = 2 VPP, RF = 0 Ω, RL = 2 kΩ, G = 1 V/V, input and output referenced to mid-supply. TA = 25°C, unless otherwise noted. PARAMETER Input referred offset voltage CONDITIONS MIN TYP MAX TA = 25°C –500 ±100 500 TA = 0°C to 70°C –880 880 TA = –40°C to 85°C –1040 1040 TA = –40°C to 125°C –1850 1850 TA = 0°C to 70°C Input offset voltage drift(3) TA = –40°C to 85°C ±1.5 9 ±2.25 13.5 TA = 25°C 50 200 400 TA = 0°C to 70°C 47 410 TA = –40°C to 85°C 45 425 TA = 0°C to 70°C Input offset current Input offset current drift(3) 45 TEST LEVEL(1) A µV B 8.5 –9 TA = –40°C to 125°C Input bias current drift(3) ±1.4 –13.5 TA = –40°C to 125°C Input bias current(2) –8.5 UNIT µV/°C B A nA B 530 –1.4 ±0.25 1.4 TA = –40°C to 85°C –1.05 ±0.175 1.05 TA = –40°C to 125°C –1.1 ±0.185 1.1 TA = 25°C –100 ±13 100 TA = 0°C to 70°C –100 ±13 100 TA = –40°C to 85°C –100 ±13 100 TA = –40°C to 125°C –100 ±13 100 TA = 0°C to 70°C –1.23 ±0.205 1.23 TA = –40°C to 85°C –0.94 ±0.155 0.94 TA = –40°C to 125°C –0.94 ±0.155 0.94 TA = 25°C, < 3-dB degradation in CMRR limit –0.2 TA = –40°C to 125°C, < 3-dB degradation in CMRR limit –0.2 nA/°C B A nA B nA/°C B 0 V A 0 V B INPUT Common-mode input range low Common-mode input range high TA = 25°C, < 3-dB degradation in CMRR limit 3.8 3.9 V A TA = –40°C to 125°C, < 3-dB degradation in CMRR limit 3.8 3.9 V B Common-mode rejection ratio 91 Input impedance common-mode Input impedance differential mode dB A 250 || 1.2 113 MΩ || pF C 200 || 1 kΩ || pF C OUTPUT Output voltage low Output voltage high Output saturation voltage, high/low Output current drive TA = 25°C, G = 5 0.15 0.2 V A TA = –40°C to 125°C, G = 5 0.15 0.2 V B A TA = 25°C, G = 5 4.75 4.8 V TA = –40°C to 125°C, G = 5 4.75 4.8 V B 70/25 mV C ±40 mA A mA B TA = 25°C, G = 5 TA = 25°C ±30 TA = –40°C to 125°C ±25 GAIN-SETTING RESISTORS (OPA835IRUN ONLY) Resistor FB1 to FB2 DC resistance 2376 2400 2424 Ω A Resistor FB2 to FB3 DC resistance 1782 1800 1818 Ω A Resistor FB3 to FB4 DC resistance 594 600 606 Ω A Resistor tolerance DC resistance –1% Resistor temperature coefficient DC resistance 1% 692 -600
OPA2835IRMCT 价格&库存

很抱歉,暂时无法提供与“OPA2835IRMCT”相匹配的价格&库存,您可以联系我们找货

免费人工找货
OPA2835IRMCT
    •  国内价格
    • 1000+16.39000

    库存:57400

    OPA2835IRMCT
    •  国内价格 香港价格
    • 1+39.341381+4.88028

    库存:1503

    OPA2835IRMCT
    •  国内价格 香港价格
    • 250+21.92608250+2.71992
    • 500+21.09418500+2.61673
    • 750+20.67740750+2.56503
    • 1250+20.215651250+2.50775
    • 1750+19.945651750+2.47425
    • 2500+19.686042500+2.44205

    库存:1503