0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
SN74LVC3G17DCTR

SN74LVC3G17DCTR

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    SM8

  • 描述:

    类型:缓冲器,非反相 电源电压:1.65V~5.5V 输入类型:施密特触发器 输出类型:推挽 低电平输出电流(IOL):32mA 高电平输出电流(IOH):32mA

  • 数据手册
  • 价格&库存
SN74LVC3G17DCTR 数据手册
Product Folder Sample & Buy Support & Community Tools & Software Technical Documents SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 SN74LVC3G17 Triple Schmitt-Trigger Buffer 1 Features 3 Description • This triple Schmitt-trigger buffer is designed for 1.65-V to 5.5-V VCC operation. 1 • • • • • • • • • • Available in the Texas Instruments NanoFree™ Package Supports 5-V VCC Operation Inputs Accept Voltages to 5.5 V Maximum tpd of 5.4 ns at 3.3 V Low Power Consumption, 10-μA Maximum ICC ±24-mA Output Drive at 3.3 V Typical VOLP (Output Ground Bounce) 2 V at VCC = 3.3 V, TA = 25°C Ioff Supports Live Insertion, Partial-Power-Down Mode and Back Drive Protection Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II ESD Protection Exceeds JESD 22 – 2000-V Human Body Model (A114-A) – 200-V Machine Model (A115-A) – 1000-V Charged-Device Model (C101) • • • • • This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. Device Information(1) PART NUMBER SN74LVC3G17DCT PACKAGE SSOP (8) BODY SIZE (NOM) 2.95 mm × 2.80 mm SN74LVC3G17DCU VSSOP (8) 2.30 mm × 2.00 mm SN74LVC3G17YZP 1.91 mm × 0.91 mm DSBGA (8) (1) For all available packages, see the orderable addendum at the end of the data sheet. 2 Applications • • • • • • The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers but, because of Schmitt action, it may have different input threshold levels for positive-going (VT+) and negative-going (VT–) signals. AV Receivers Audio Docks: Portable Blu-ray® Players and Home Theater MP3 Players/Recorders Personal Digital Assistants (PDAs) Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital Solid State Drives (SSDs): Client and Enterprise TVs: LCD/Digital and High-Definition (HDTVs) Tablets: Enterprise Video Analytics: Server Wireless Headsets, Keyboards, and Mice Simplified Schematic 1 7 1A 1Y 3 5 2A 2Y 6 3A 2 3Y 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com Table of Contents 1 2 3 4 5 6 7 8 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 6.7 6.8 4 4 4 5 5 6 6 6 Absolute Maximum Ratings ..................................... ESD Ratings.............................................................. Recommended Operating Conditions ...................... Thermal Information .................................................. Electrical Characteristics........................................... Switching Characteristics .......................................... Operating Characteristics.......................................... Typical Characteristics .............................................. Parameter Measurement Information .................. 7 Detailed Description .............................................. 9 8.1 Overview ................................................................... 9 8.2 Functional Block Diagram ......................................... 9 8.3 Feature Description................................................... 9 8.4 Device Functional Modes.......................................... 9 9 Application and Implementation ........................ 10 9.1 Application Information .......................................... 10 9.2 Typical Application .................................................. 10 10 Power Supply Recommendations ..................... 11 11 Layout................................................................... 11 11.1 Layout Guidelines ................................................. 11 11.2 Layout Example .................................................... 12 12 Device and Documentation Support ................. 13 12.1 12.2 12.3 12.4 12.5 Documentation Support ........................................ Community Resources.......................................... Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 13 13 13 13 13 13 Mechanical, Packaging, and Orderable Information ........................................................... 13 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision E (November 2013) to Revision F Page • Added the Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section....................................... 1 • Moved Tstg to Absolute Maximum Ratings table..................................................................................................................... 4 Changes from Revision D (Feburary 2007) to Revision E Page • Updated document to new TI data sheet format. ................................................................................................................... 1 • Updated operating temperature range. .................................................................................................................................. 4 2 Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 5 Pin Configuration and Functions DCT Package 8-Pin SSOP Top View 1A DCU Package 8-Pin VSSOP Top View VCC 8 1 3Y 2 7 1Y 2A 3 6 3A GND 4 5 2Y 1A 3Y 2A GND 1 8 VCC 2 7 1Y 3A 2Y 3 6 4 5 YZP Package 8-Pin DSBGA Bottom View GND 2A 3Y 1A 4 5 3 6 2 7 1 8 2Y 3A 1Y VCC See mechanical drawing for dimensions. Pin Functions PIN NAME NO. TYPE DESCRIPTION 1A 1 I Input 1 1Y 7 O Output 1 2A 3 I Input 2 2Y 5 O Output 2 3A 6 I Input 3 3Y 2 O Output 3 GND 4 — Ground VCC 8 — Power Pin Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 3 SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) VCC MIN MAX UNIT Supply voltage –0.5 6.5 V (2) VI Input voltage –0.5 6.5 V VO Voltage applied to any output in the high-impedance or power-off state (2) –0.5 6.5 V VO Output voltage (2) (3) –0.5 VCC + 0.5 V IIK Input clamp current VI < 0 –50 mA IOK Output clamp current VO < 0 –50 mA IO Continuous output current ±50 mA ±100 mA 150 °C Continuous current through VCC or GND Tstg (1) (2) (3) Storage temperature –65 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. The value of VCC is provided in the Recommended Operating Conditions table. 6.2 ESD Ratings VALUE Electrostatic discharge VESD (1) (2) Human Body Model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) +2000 Charged-Device Model (CDM), per JEDEC specification JESD22-C101, all pins (2) +1000 UNIT V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions See (1) . VCC Supply voltage VI Input voltage VO Output voltage IOH High-level output current Operating MIN MAX 1.65 5.5 V 0 5.5 V 0 VCC V VCC = 1.65 V –4 VCC = 2.3 V –8 –16 VCC = 3 V –32 VCC = 1.65 V 4 VCC = 2.3 V Low-level output current 8 16 VCC = 3 V (1) 4 Operating free-air temperature mA 24 VCC = 4.5 V TA mA –24 VCC = 4.5 V IOL UNIT 32 –40 125 °C All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 6.4 Thermal Information SNLVC3G17 THERMAL METRIC (1) RθJA (1) DCT (SSOP) Junction-to-ambient thermal resistance (2) DCU (VSSOP) YZP (DSBGA) 6 PINS 6 PINS 6 PINS 220 227 102 UNIT °C/W For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. The package thermal impedance is calculated in accordance with JESD 51-7. (2) 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VCC VT+ Positive-going input threshold voltage VT– Negative-going input threshold voltage ΔVT Hysteresis VT+ – VT– VOH MIN MAX 1.16 0.79 1.16 1.11 1.56 1.11 1.56 3V 1.5 1.87 1.5 1.87 4.5 V 2.16 2.74 2.16 2.74 5.5 V 2.61 3.33 2.61 3.33 1.65 V 0.39 0.62 0.39 0.62 2.3 V 0.58 0.87 0.58 0.87 3V 0.84 1.14 0.84 1.14 4.5 V 1.41 1.79 1.41 1.79 5.5 V 1.87 2.29 1.87 2.29 1.65 V 0.37 0.62 0.37 0.62 2.3 V 0.48 0.77 0.48 0.77 3V 0.56 0.87 0.56 0.87 4.5 V 0.71 1.04 0.71 1.04 0.71 1.11 0.71 1.11 VCC – 0.1 VCC – 0.1 1.65 V 1.2 1.2 IOH = –8 mA 2.3 V 1.9 1.9 2.4 2.4 2.3 2.3 IOH = –16 mA TYP (1) 0.79 IOH = –4 mA 3V 4.5 V IOL = 100 μA 1.65 V to 5.5 V 0.1 0.1 IOL = 4 mA 1.65 V 0.45 0.45 IOL = 8 mA 2.3 V 0.3 0.3 0.4 0.4 0.55 0.75 0.55 0.75 IOL = 16 mA VI = 5.5 V or GND Ioff VI or VO = 5.5 V ICC VI = 5.5 V or GND, IO = 0 ΔICC One input at VCC – 0.6 V, Other inputs at VCC or GND CI VI = VCC or GND V V V 3.8 3V IOL = 32 mA II 3.8 UNIT V IOH = –32 mA IOL = 24 mA (1) –40°C to 125°C MAX 2.3 V 1.65 V to 5.5 V IOH = –24 mA VOL TYP (1) 1.65 V 5.5 V IOH = –100 μA –40°C to 85°C MIN 4.5 V V 0 to 5.5 V ±1 ±5 μA 0 ±5 ±10 μA 1.65 V to 5.5 V 10 10 μA 3 V to 5.5 V 500 500 μA 3.3 V 4 pF All typical values are at VCC = 3.3 V, TA = 25°C. Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 5 SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com 6.6 Switching Characteristics over recommended operating free-air temperature range, CL = 30 pF or 50 pF (unless otherwise noted) –40°C to 85°C PARAMETER tpd FROM (INPUT) TO (OUTPUT) A TEST CONDITIONS Y VCC = 1.8 V ± 0.15 V VCC = 2.5 V ± 0.2 V VCC = 3.3 V ± 0.3 V VCC = 5 V ± 0.5 V MIN MAX MIN MAX MIN MAX MIN MAX See Figure 3 4.3 9.2 2 6.2 1.2 5.4 1 4.1 See Figure 3 4.3 10.2 2 7.2 1.2 6.4 1 5.1 UNIT ns 6.7 Operating Characteristics TA = 25°C PARAMETER Cpd TEST CONDITIONS Power dissipation capacitance VCC = 1.8 V f = 10 MHz VCC = 2.5 V VCC = 3.3 V VCC = 5 V TYP TYP TYP TYP 18 19 19 22 UNIT pF 6.8 Typical Characteristics Max tpd (ns) 10.00 5.00 tpd from A to Y CL= 30 pF or 50 pF -ðìÙš}íîñÙ 0.00 0.00 1.00 2.00 3.00 4.00 Voltage (V) 5.00 6.00 C001 Figure 1. Maximum Propagation vs Delay VCC Voltage 6 Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 7 Parameter Measurement Information VLOAD S1 RL From Output Under Test Open TEST GND CL (see Note A) S1 Open VLOAD tPLH/tPHL tPLZ/tPZL tPHZ/tPZH RL GND LOAD CIRCUIT INPUTS VCC 1.8 V ± 0.15 V 2.5 V ± 0.2 V 3.3 V ± 0.3 V 5 V ± 0.5 V VI tr/tf VCC VCC 3V VCC £2 ns £2 ns £2.5 ns £2.5 ns VM VLOAD CL RL VD VCC/2 VCC/2 1.5 V VCC/2 2 × VCC 2 × VCC 6V 2 × VCC 15 pF 15 pF 15 pF 15 pF 1 MW 1 MW 1 MW 1 MW 0.15 V 0.15 V 0.3 V 0.3 V VI Timing Input VM 0V tW tsu VI Input VM VM th VI Data Input VM VM 0V 0V VOLTAGE WAVEFORMS PULSE DURATION VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VI VM Input VM 0V tPLH VOH Output VM VOL tPHL VM VM 0V tPLZ Output Waveform 1 S1 at VLOAD (see Note B) tPLH VLOAD/2 VM tPZH VOH Output VM tPZL tPHL VM VI Output Control VM VOL VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS Output Waveform 2 S1 at GND (see Note B) VOL + VD VOL tPHZ VM VOH – VD VOH »0 V VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, ZO = 50 W. D. The outputs are measured one at a time, with one transition per measurement. E. tPLZ and tPHZ are the same as tdis. F. tPZL and tPZH are the same as ten. G. tPLH and tPHL are the same as tpd. H. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 7 SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com Parameter Measurement Information (continued) VLOAD S1 RL From Output Under Test Open TEST GND CL (see Note A) S1 Open VLOAD tPLH/tPHL tPLZ/tPZL tPHZ/tPZH RL GND LOAD CIRCUIT INPUTS VCC 1.8 V ± 0.15 V 2.5 V ± 0.2 V 3.3 V ± 0.3 V 5 V ± 0.5 V VI tr/tf VCC VCC 3V VCC £2 ns £2 ns £2.5 ns £2.5 ns VM VLOAD CL RL VD VCC/2 VCC/2 1.5 V VCC/2 2 × VCC 2 × VCC 6V 2 × VCC 30 pF 30 pF 50 pF 50 pF 1 kW 500 W 500 W 500 W 0.15 V 0.15 V 0.3 V 0.3 V VI Timing Input VM 0V tW tsu VI Input VM VM th VI Data Input VM VM 0V 0V VOLTAGE WAVEFORMS PULSE DURATION VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VI VM Input VM 0V tPLH VOH Output VM VOL tPHL VM VM 0V Output Waveform 1 S1 at VLOAD (see Note B) tPLH tPLZ VLOAD/2 VM tPZH VOH Output VM tPZL tPHL VM VI Output Control VM VOL VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS Output Waveform 2 S1 at GND (see Note B) VOL + VD VOL tPHZ VM VOH – VD VOH »0 V VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, ZO = 50 W. D. The outputs are measured one at a time, with one transition per measurement. E. tPLZ and tPHZ are the same as tdis. F. tPZL and tPZH are the same as ten. G. tPLH and tPHL are the same as tpd. H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms 8 Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 8 Detailed Description 8.1 Overview This triple Schmitt-trigger buffer is designed for 1.65-V to 5.5-V VCC operation. The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers but, because of Schmitt action, it may have different input threshold levels for positive-going (VT+) and negative-going (VT–) signals. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. 8.2 Functional Block Diagram 1 7 1A 1Y 3 5 2A 2Y 6 2 3A 3Y 8.3 Feature Description SN74LVC3G17 is available in NanoFree package. NanoFree is a major breakthrough in IC packaging concepts, it is a bare die package developed for applications that require the smallest possible package. The device supports 5-V VCC Operation. All Inputs accept voltages up to 5.5 V. ±24-mA Output Drive at 3.3 V. The maximum time propagation delay (tpd ) is 5.4 ns at 3.3 V. Low Power Consumption, 10-μA Max ICC. Typical output ground bounce (VOLP ) and Output VOH Undershoot (VOHV). This device is fully specified for partial-powerdown applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The SN74LVC3G17 device has isolation during power off. Ioff supports live insertion, partialpower-down mode and back drive protection. The device is latch-up resistant with 100 mA exceeding the JESD 78 standard, class II, providing protection from destruction due to latch-up. This device is protected against electrostatic discharge. It is tested per JESD 22 using 2000-V human-body model (A114-B), 200-V machine model (A115-A), and 1000-V charged-device model (C101). 8.4 Device Functional Modes Table 1 lists the functional modes of the SN74LVC3G17. Table 1. Function Table INPUT A OUTPUT Y H H L L Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 9 SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com 9 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 9.1 Application Information The SN74LVC3G17 device contains three buffers and performs the Boolean function Y = A. The device functions as three independent buffers, but because of Schmitt action, it may have different input threshold levels for positive-going (VT+) and negative-going (VT–) signals. In this application, the engineer chooses to use just a single Schmitt Trigger buffer. In this case, the other two inputs should be tied to VCC or GND. 9.2 Typical Application 3 Device Figure 4. Device Power Button Circuit 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing. 9.2.2 Detailed Design Procedure 1. Recommended Input Conditions: – For specified high and low levels, see (VIH and VIL) in Recommended Operating Conditions table. – Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid VCC. 2. Recommend Output Conditions: – Load currents should not exceed 50 mA per output and 100 mA total for the part. – Series resistors on the output may be used if the user desires to slow the output edge signal or limit the output current. 10 Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 Typical Application (continued) 9.2.3 Application Curves 60 40 100 TA = 25°C, VCC = 3 V, VIH = 3 V, VIL = 0 V, All Outputs Switching 80 TA = 25°C, VCC = 3 V, VIH = 3 V, VIL = 0 V, All Outputs Switching 20 I OL – mA I OH – mA 60 0 –20 –40 40 20 –60 0 –80 –100 –1 –0.5 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 –20 –0.2 0.0 VOH – V Figure 5. Output Current Drive vs HIGH-level Output Voltage 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 VOL – V Figure 6. Output Current Drive vs LOW-level Output Voltage 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Absolute Maximum Ratings table. Each VCC terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1-μF capacitor is recommended. If there are multiple VCC terminals then 0.01-μF or 0.022-μF capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results. 11 Layout 11.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC, whichever makes more sense or is more convenient. Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 11 SN74LVC3G17 SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com 11.2 Layout Example VCC Unused Input Input Output Unused Input Output Input Figure 7. Layout Diagram 12 Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 SN74LVC3G17 www.ti.com SCES470F – AUGUST 2003 – REVISED AUGUST 2015 12 Device and Documentation Support 12.1 Documentation Support 12.1.1 Related Documentation For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. 12.3 Trademarks E2E is a trademark of Texas Instruments. Blu-ray is a registered trademark of Blu-ray Disc Association. NanoFree is a trademark of Texas Insturments. All other trademarks are the property of their respective owners. 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. Submit Documentation Feedback Copyright © 2003–2015, Texas Instruments Incorporated Product Folder Links: SN74LVC3G17 13 PACKAGE OPTION ADDENDUM www.ti.com 29-Jan-2021 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan (2) Lead finish/ Ball material MSL Peak Temp Op Temp (°C) Device Marking (3) (4/5) (6) SN74LVC3G17DCTR ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17 (R, Z) SN74LVC3G17DCTRE4 ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17 (R, Z) SN74LVC3G17DCTRG4 ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17 (R, Z) SN74LVC3G17DCUR ACTIVE VSSOP DCU 8 3000 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 125 (17, C17J, C17Q, C 17R) CZ SN74LVC3G17DCURG4 ACTIVE VSSOP DCU 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17R SN74LVC3G17YZPR ACTIVE DSBGA YZP 8 3000 RoHS & Green SNAGCU Level-1-260C-UNLIM -40 to 85 C7N (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of
SN74LVC3G17DCTR 价格&库存

很抱歉,暂时无法提供与“SN74LVC3G17DCTR”相匹配的价格&库存,您可以联系我们找货

免费人工找货