0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
TPS62873QWRXSRQ1

TPS62873QWRXSRQ1

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    TFQFN16_EP

  • 描述:

    降压 开关稳压器 IC 正 可编程 0.4V 1 输出 15A 16-TFQFN 裸露焊盘

  • 数据手册
  • 价格&库存
TPS62873QWRXSRQ1 数据手册
TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 TPS6287x-Q1 2.7-V to 6-V Input, 6-A, 9-A, 12-A, 15-A, Stackable, Synchronous StepDown Converters with Fast Transient Response 1 Features 3 Description • The TPS6287x-Q1 is a family of pin-to-pin 6-A, 9A, 12-A, and 15-A synchronous step-down DC/DC converters with differential remote sensing. For each current rating, there are full-featured device variants with I2C interface and limited-featured device variants without I2C interface. All devices offer high efficiency and ease of use. Low-resistance power switches allow up to 15-A continuous output current at high ambient temperatures. • • • • • • • • • • • • • • • • • • • • AEC-Q100 qualified for automotive applications – Temperature grade 1: –40°C to +125°C, TA Functional Safety-Capable – Documentation available to aid functional safety system design – Documentation available to aid functional safety system design – Documentation available to aid functional safety system design 2.7-V to 6-V input voltage range Family of pin-to-pin compatible devices: 6-A, 9-A, 12-A, and 15-A Four output voltage ranges: – 0.4-V to 0.71875-V in 1.25-mV steps – 0.4-V to 1.0375-V in 2.5-mV steps – 0.4-V to 1.675-V in 5-mV steps – 0.8-V to 3.35-V in 10-mV steps Output voltage accuracy ±1% 7-mΩ and 4.5-mΩ internal power MOSFETs Adjustable external compensation Resistor-selectable start-up output voltage Resistor-selectable switching frequency Power-save or forced-PWM operation I2C-compatible interface up to 1-MHz Differential remote sensing Optional stacked operation for increased output current capability Thermal warning and thermal shutdown Precise enable input Active output discharge Optional spread-spectrum clocking Power-good output with a window comparator Available in 2.55-mm × 3.55-mm × 1-mm VQFN package with wettable flanks –40°C to 150°C junction temperature, TJ 2 Applications • • • • Infotainment and cluster ADAS FPGA, ASIC, and digital core supply DDR memory supply The devices can operate in stacked mode to deliver higher output currents or to spread the power dissipation across multiple devices. The TPS6287x-Q1 family implements an enhanced DCS control scheme that supports fast transients with fixed-frequency operation. Devices can operate in power save mode for maximum efficiency, or forcedPWM mode for the best transient performance and lowest output voltage ripple. An optional remote sensing feature maximizes voltage regulation at the point-of-load, and the device achieves better than ±1% DC voltage accuracy under all operating conditions. Device Information PART NUMBER(2) CURRENT RATING TPS62870-Q1 6A TPS62871-Q1 9A TPS62872-Q1 12 A TPS62873-Q1 15 A (1) (2) PACKAGE(1) RXS (VQFN-FCRLF, 16) For all available packages, see the orderable addendum at the end of the data sheet. See theDevice Options table. L VIN 2.7 V to 6 V VIO VIN VIN REN CIN SW COUT MODE/SYNC EN Load VOSNS GOSNS SDA SCL I2C RZ VSEL FSEL RVSEL CC2 VIO CC RFSEL RPG COMP PG SYNC_OUT 1k GND GND PG 10pF TPS6287x-Q1 Simplified Schematic An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table of Contents 1 Features............................................................................1 2 Applications..................................................................... 1 3 Description.......................................................................1 4 Revision History.............................................................. 2 5 Description (continued).................................................. 3 6 Device Options ............................................................... 3 7 Pin Configuration and Functions...................................5 8 Specifications.................................................................. 7 8.1 Absolute Maximum Ratings........................................ 7 8.2 ESD Ratings............................................................... 7 8.3 Recommended Operating Conditions.........................7 8.4 Thermal Information....................................................8 8.5 Electrical Characteristics.............................................8 8.6 I2C Interface Timing Characteristics......................... 10 8.7 Timing Requirements................................................ 11 8.8 Typical Characteristics.............................................. 12 9 Detailed Description......................................................13 9.1 Overview................................................................... 13 9.2 Functional Block Diagram......................................... 14 9.3 Feature Description...................................................15 9.4 Device Functional Modes..........................................31 9.5 Programming............................................................ 32 9.6 Register Map.............................................................36 10 Application and Implementation................................ 42 10.1 Application Information........................................... 42 10.2 Typical Application.................................................. 42 10.3 Best Design Practices.............................................50 10.4 Power Supply Recommendations...........................51 10.5 Layout..................................................................... 51 11 Device and Documentation Support..........................53 11.1 Device Support........................................................53 11.2 Documentation Support ......................................... 53 11.3 Receiving Notification of Documentation Updates.. 53 11.4 Support Resources................................................. 53 11.5 Trademarks............................................................. 53 11.6 Electrostatic Discharge Caution.............................. 53 11.7 Glossary.................................................................. 53 12 Mechanical, Packaging, and Orderable Information.................................................................... 53 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision B (January 2023) to Revision C (October 2023) Page • Updated the Device Options Table..................................................................................................................... 3 • Updated Figure 9-5 to add inductor value........................................................................................................ 15 • Updated Table 9-5 to reflect new available Orderable Part Number................................................................ 21 • Added recommendation when device uses Spread spectrum clocking............................................................24 • Updated Table 9-10 to reflect new available Orderable Part Number.............................................................. 32 • Updated Figure 10-18 to show device performance up to 20 MHz.................................................................. 47 Changes from Revision A (July 2022) to Revision B (January 2023) Page • Updated the Device Options Table..................................................................................................................... 3 • Modified MODE/SYNC pin Description in Pin Functions ................................................................................... 5 • Changed the title of Figure 8-5 ........................................................................................................................ 12 • Added approximate minimum on time value.....................................................................................................15 • Added behavior of device when EN is toggled and input voltage is applied.....................................................17 • Updated Table 9-5 to reflect new available Orderable Part Number................................................................ 21 • Added a comment on how to connect secondary devices SYNC_OUT pin..................................................... 28 • Added a footnote to Table 9-10 ........................................................................................................................32 • Added I2C Register Reset ................................................................................................................................35 • Added Number of phases Nɸ and adapted passive component selection equations in Typical Application ... 42 Changes from Revision * (May 2022) to Revision A (July 2022) Page • Changed document status from Advance Information to Production Data.........................................................1 2 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 5 Description (continued) The switching frequency is resistor-selectable through the FSEL pin. The switching frequency can be set to 1.5 MHz, 2.25 MHz, 2.5 MHz, or 3.0 MHz, or synchronized to an external clock in the same frequency range. The I2C-compatible interface offers several control, monitoring, and warning features, such as voltage monitoring and temperature-related warnings. The output voltage can be quickly adjusted to adapt the power consumption of the load to the performance needs of the application through the I2C-compatible interface. The default start-up voltage is resistor-selectable through the VSEL pin. 6 Device Options Table 6-1. Devices With I2C Interface Device Number Output Current Start-Up Voltage, I2C Address(1) (2) VSEL Settings TPS62870QWRXSRQ1 6A 0.850 V, 0x40 6.2 kΩ to GND TPS62871QWRXSRQ1 9A 0.750 V, 0x41 Short to GND TPS62872QWRXSRQ1 12 A 0.875 V, 0x42 Short to VIN TPS62873QWRXSRQ1 15 A 1.000 V, 0x43 47 kΩ to VIN TPS62870Y1QWRXSRQ1 6A 0.800 V, 0x40 6.2 kΩ to GND TPS62871Y1QWRXSRQ1 9A 0.750 V, 0x41 Short to GND TPS62872Y1QWRXSRQ1 12 A 0.875 V, 0x42 Short to VIN TPS62873Y1QWRXSRQ1 15 A 0.800 V, 0x43 47 kΩ to VIN 0.500 V, 0x40 6.2 kΩ to GND 0.750 V, 0x41 Short to GND 0.875 V, 0x42 Short to VIN TPS62870Y0QWRXSRQ1 TPS62870Y2QWRXSRQ1 TPS62872Y2QWRXSRQ1 TPS62870Y3QWRXSRQ1 TPS62872Y4QWRXSRQ1 TPS62871Y5QWRXSRQ1 TPS62871Y6QWRXSRQ1 TPS62872Y6QWRXSRQ1 (1) (2) 6A 6A 12 A 6A 12 A 9A 9A 12 A 1.050 V, 0x43 47 kΩ to VIN 1.800 V, 0x30 6.2kΩ to GND 1.500 V, 0x31 Short to GND 1.750 V, 0x32 Short to VIN 3.300 V, 0x33 47 kΩ to VIN 0.810 V, 0x40 6.2 kΩ to GND 0.750 V, 0x41 Short to GND 0.875 V, 0x42 Short to VIN 1.000 V, 0x43 47 kΩ to VIN 0.850 V, 0x40 6.2 kΩ to GND 0.750 V, 0x41 Short to GND 0.875 V, 0x42 Short to VIN 0.850 V, 0x43 47 kΩ to VIN 1.100 V, 0x10 6.2 kΩ to GND 1.500 V, 0x11 Short to GND 1.750 V, 0x12 Short to VIN 3.300 V, 0x13 47 kΩ to VIN 1.200 V, 0x20 6.2 kΩ to GND 1.500 V, 0x21 Short to GND 1.750 V, 0x22 Short to VIN 2.500 V, 0x23 47 kΩ to VIN Spread Spectrum Clocking Soft-Start Time Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms Default setting = off Default setting = 1 ms The I2C address is linked to the selected start-up voltage. The user cannot select the start-up voltage and I2C address independently. The user can use the VSEL pin to select which of the four start-up voltages the device uses. For more information, see Table 9-5 and Table 9-10. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 3 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 6-2. Devices Without I2C Interface Device Number Output Current Start-Up Voltage(2) VSEL Settings TPS62870N0QWRXSRQ1 6A 0.500 V 6.2 kΩ to GND TPS62871N0QWRXSRQ1 9A 0.750 V Short to GND TPS62872N0QWRXSRQ1 12 A 0.875 V Short to VIN TPS62873N0QWRXSRQ1 15 A 1.050 V 47 kΩ to VIN TPS62870N1QWRXSRQ1 6A 0.800 V 6.2kΩ to GND TPS62871N1QWRXSRQ1 9A 0.750 V Short to GND TPS62872N1QWRXSRQ1 12 A 0.875 V Short to VIN TPS62873N1QWRXSRQ1 15 A 0.840 V 47 kΩ to VIN 1.800 V 6.2 kΩ to GND 1.500 V Short to GND 1.750 V Short to VIN 3.300 V 47kΩ to VIN 1.000 V 6.2 kΩ to GND 0.750 V Short to GND 0.875 V Short to VIN 1.100 V 47kΩ to VIN TPS62872N2QWRXSRQ1 TPS62872N3QWRXSRQ1 12 A 12 A Spread Spectrum Clocking Soft-Start Time On 0.5 ms On 1 ms Off On 0.5 ms Unless otherwise noted, device variants without I2C operate with the same default settings as device variants with I2C. 4 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 FSEL VSEL SYNC_OUT 15 14 1 COMP 16 7 Pin Configuration and Functions 13 SCL GOSNS 2 12 SDA VOSNS 3 11 MODE/SYNC EN 4 10 PG VIN 5 9 VIN GND Thermal Pad 6 7 SW 8 GND Not to scale Figure 7-1. 16-Pin RXS VQFN Package (Top View) Table 7-1. Pin Functions Pin Name No. Type(1) Description Device compensation input. A resistor and capacitor from this pin to GOSNS define the compensation of the control loop. In stacked operation, connect the COMP pins of all stacked devices together and connect a resistor and capacitor between the common COMP node and GOSNS. COMP 1 — GOSNS 2 I Output ground sense (differential output voltage sensing) VOSNS 3 I Output voltage sense (differential output voltage sensing) EN 4 I This is the enable pin of the device. The user must connect to this pin using a series resistor of at least 15 kΩ. A low logic level on this pin disables the device and a high logic level on this pin enables the device. Do not leave this pin unconnected. For stacked operation, interconnect EN pins of all stacked devices with a resistor to the supply voltage or a GPIO of a processor. See Section 9.3.17 for a detailed description. VIN 5, 9 P Power supply input. Connect the input capacitor as close as possible between VIN and GND. GND 6, 8 GND SW 7 O This pin is the switch pin of the converter and is connected to the internal power MOSFETs. I/O Open-drain power-good output. Low impedance when not "power good," high impedance when "power good." This pin can be left open or be tied to GND when not used in single device operation. In stacked operation, interconnect the PG pins of all stacked devices. Only the PG pin of the primary converter in stacked operation is an open-drain output. For devices that are defined as secondary converters in stacked mode, this pin is an input pin. See Section 9.3.17 for a detailed description. PG 10 Ground pin MODE/SYNC 11 I The device runs in power save mode when this pin is pulled low. If the pin is pulled high, the device runs in forced-PWM mode. If unused, this pin can be left floating and an internal pulldown resistor will pull it low. The mode pin can also be used to synchronize the device to an external clock. SDA 12 I/O I2C serial data pin. Do not leave floating. Connect a pullup resistor to a logic high level. Connect to GND for secondary devices in stacked operation and for device variants without I2C. SCL 13 I/O I2C serial clock pin. Do not leave this pin floating. Connect a pullup resistor to a logic high level. Connect this pin to GND for secondary devices in stacked operation and for device variants without I2C. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 5 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 7-1. Pin Functions (continued) Pin Name No. Description SYNC_OUT 14 O Internal clock output pin for synchronization in stacked mode. Leave this pin floating for single device operation. Connect this pin to the MODE/SYNC pin of the next device in the daisy-chain in stacked operation. Do not use this pin to connect to a non-TPS6287x-Q1 device. During start-up, this pin is used to identify if a device must operate as a secondary converter in stacked operation. Connect a 47-kΩ resistor from this pin to GND to define a secondary converter in stacked operation. See Section 9.3.17 for a detailed description. VSEL 15 — Start-up output voltage select pin. A resistor or short circuit to GND or VIN defines the selected output voltage. See Section 9.3.6.2. FSEL 16 — Frequency select pin. A resistor or a short circuit to GND or VIN determines the free-running switching frequency. See Section 9.3.6.2. — The thermal pad must be soldered to GND to achieve an appropriate thermal resistance and for mechanical stability. Exposed Thermal Pad (1) 6 Type(1) I = input, O = output, P = power, GND = ground Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8 Specifications 8.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) MIN – 0.3 6.5 SW (DC) – 0.3 VIN + 0.3 SW (AC, less than 10ns)(3) Voltage(2) Voltage(2) Current MAX VIN(4) –3 10 VOSNS – 0.3 3.8 SCL, SDA – 0.3 5.5 FSEL, VSEL, EN, MODE/SYNC – 0.3 6.5 GOSNS – 0.3 0.3 PG – 0.3 6.5 SYNC_OUT –1 1 COMP –1 1 PG UNIT V mA 5 TJ Junction temperature –40 150 °C Tstg Storage temperature –65 150 °C (1) (2) (3) (4) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. All voltage values are with respect to the GND pin. While switching. The voltage at the pin can exceed the 6.5 V absolute max condition for a short period of time, but must remain less than 8 V. VIN at 8 V for a 100ms duration is equivalent to approximately 8 hours of aging for the device at room temperature. 8.2 ESD Ratings VALUE V(ESD) (1) Electrostatic discharge Human body model (HBM), per AEC Q100-002(1) HBM ESD classification level 2 ±2000 Charged device model (CDM) per AEC Q100-011 CDM ESD classification level C4A ±750 UNIT V AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. 8.3 Recommended Operating Conditions Over operating temperature range (unless otherwise noted) MIN VIN Input voltage VOUT Output voltage IOUT L Output current Inductance VIN NOM 2.7 MAX 6 SDA, SCL 5 3.35 V or (VIN - 1.4 V)(1) 0.4 TPS62870-Q1 6 TPS62871-Q1 9 TPS62872-Q1 12 TPS62873-Q1 15 fSW ≥ 2.25 MHz and VOUT ≤ 1.675 V Copyright © 2023 Texas Instruments Incorporated 110 330 55 330 UNIT V V A nH Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 7 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8.3 Recommended Operating Conditions (continued) Over operating temperature range (unless otherwise noted) CIN Input capacitance (per pin)(2) COUT Output capacitance(2) CPAR Parasitic capacitance Resistor tolerance NOM 5 10 MAX UNIT µF (3) 40 VSEL, FSEL 100 SYNC_OUT 20 VSEL, FSEL ±2% Operating junction temperature TJ (1) (2) (3) VIN MIN –40 pF 150 Whichever value is lower. Effective capacitance. The maximum recommended output capacitance depends on the specific operating conditions of an application. Output capacitance values up to a few millifarad are typically possible, however. 8.4 Thermal Information TPS6287x THERMAL METRIC(1) RXS (JEDEC) RXS (EVM) 16 PINS 16 PINS UNIT RθJA Junction-to-ambient thermal resistance 43.2 28 °C/W RθJC(top) Junction-to-case (top) thermal resistance 19.2 N/A °C/W RθJB Junction-to-board thermal resistance 7.7 N/A °C/W ΨJT Junction-to-top characterization parameter 0.5 1.5 °C/W ΨJB Junction-to-board characterization parameter 7.7 9.3 °C/W RθJC(bot) Junction-to-case (bottom) thermal resistance 6.3 N/A °C/W (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 8.5 Electrical Characteristics over operating junction temperature (TJ = –40 °C to 150 °C) and VIN = 2.7 V to 6 V. Typical values at VIN = 3.3 V and TJ = 25 °C (unless otherwise noted). PARAMETER TEST CONDITIONS MIN TYP MAX UNIT SUPPLY 8 Operating EN = high, IOUT = 0 mA, V(SW) = 0 V, primary operation, device not switching, TJ = 25 °C 1.75 3 mA Standby EN = low, V(SW) = 0 V, TJ = 25 °C 16.5 40 µA IQ Supply current (VIN) VIT+ Positive-going UVLO threshold voltage (VIN) 2.5 2.6 2.7 V VIT– Negative-going UVLO threshold voltage (VIN) 2.4 2.5 2.6 V Vhys UVLO hysteresis voltage (VIN) 90 VIT+ Positive-going OVLO threshold voltage (VIN) 6.1 6.3 6.5 V VIT– Negative-going OVLO threshold voltage (VIN) 6.0 6.2 6.4 V Vhys OVLO hysteresis voltage (VIN) 85 mV VIT– Negative-going power-on reset threshold 1.4 V Submit Document Feedback mV Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8.5 Electrical Characteristics (continued) over operating junction temperature (TJ = –40 °C to 150 °C) and VIN = 2.7 V to 6 V. Typical values at VIN = 3.3 V and TJ = 25 °C (unless otherwise noted). PARAMETER TSD TW TEST CONDITIONS MIN Thermal shutdown threshold temperature TJ rising Thermal shutdown hysteresis Thermal warning threshold temperature TJ rising Thermal warning hysteresis TYP MAX UNIT 170 °C 20 °C 150 °C 20 °C CONTROL and INTERFACE VIT+ Positive-going input threshold voltage (EN) 0.97 1.0 1.03 V VIT– Negative-going input threshold voltage (EN) 0.87 0.9 0.93 V Vhys Hysteresis voltage (EN) IIH High-level input current (EN) VIH = VIN, internal pulldown resistor disabled IIL Low-level input current (EN) VIL = 0 V, internal pulldown resistor disabled VIH High-level input voltage (SDA, SCL, MODE/SYNC, VSEL, FSEL, SYNC_OUT) VIL Low-level input voltage (SDA, SCL, MODE/SYNC, VSEL, FSEL, SYNC_OUT) VOL Low-level output voltage (SDA) 95 nA –200 nA 0.8 V V IOL = 3 mA 0.4 V IOL = 9 mA 0.4 V IOL = 5 mA 0.2 V 200 nA 150 nA 3 µA High-level output current (SDA, SCL) VOH = 3.3 V IIL Low-level input current (MODE/SYNC) VIL = 0 V IIH High-level input current (MODE/SYNC) VIH = VIN IIL Low-level input current (SYNC_OUT) VIL = 0 V IIH High-level input current (SYNC_OUT) VIH = 2 V td(EN)1 Enable delay time when EN tied to VIN Measured from when EN goes high to when device starts switching SRVIN = 1 V/µs td(EN)2 Enable delay time when VIN already applied Measured from when EN goes high to when device starts switching Output voltage ramp time 200 0.4 IOH td(RAMP) mV Measured from when device starts switching to rising edge of PG –150 –250 nA 175 150 nA 500 µs 100 µs 0.35 0.5 0.65 ms 0.7 1 1.3 ms 1.4 2 2.6 ms 4 5.2 ms 2.8 Time to lock external frequency 50 µs Internal pullup resistance (VSEL, FSEL) 5.5 9 kΩ Internal pulldown resistance (VSEL, FSEL) 1.3 2.2 kΩ VT+ Positive-going power good threshold voltage (output undervoltage) 94 96 98 %VOUT VT– Negative-going power good threshold voltage (output undervoltage) 92 94 96 %VOUT VT+ Positive-going power good threshold voltage (output overvoltage) 104 106 108 %VOUT VT– Negative-going power good threshold voltage (output overvoltage) 102 104 106 %VOUT VOL Low-level output voltage (PG) 0.3 V Copyright © 2023 Texas Instruments Incorporated IOL = 1 mA Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 9 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8.5 Electrical Characteristics (continued) over operating junction temperature (TJ = –40 °C to 150 °C) and VIN = 2.7 V to 6 V. Typical values at VIN = 3.3 V and TJ = 25 °C (unless otherwise noted). PARAMETER TEST CONDITIONS MIN TYP MAX UNIT 200 nA IOH High-level output current (PG) VOH = 3.3 V VIH High-level input voltage (PG) Device configured as a secondary device in stacked operation VIL Low-level input voltage (PG) Device configured as a secondary device in stacked operation 0.4 V IIH High-level input current (PG) Device configured as a secondary device in stacked operation 1 µA IIL Low-level input current (PG) Device configured as a secondary device in stacked operation –1 td(PG) Deglitch time (PG) High-to-low or low-to-high transition on the PG pin 34 VOUT Output accuracy VIN ≥ VOUT + 1.4 V –1 IIB Input bias current (GOSNS) V(GOSNS) = –100 mV to 100 mV –6 IIB Input bias current (VOSNS) V(VOSNS) = 3.3 V, VIN = 6 V VICR Input common-mode range (GOSNS) 0.8 V µA 40 46 µs 1 % OUTPUT fSW Switching frequency (SW) µA –100 6 µA 100 mV fSW = 1.5 MHz, PWM operation, VIN 3.3 V, VOUT = 0.75 V 1.35 1.5 1.65 fSW = 2.25 MHz, PWM operation, VIN 3.3 V, VOUT = 0.75 V 2.025 2.25 2.475 fSW = 2.5 MHz, PWM operation, VIN 3.3 V, VOUT = 0.75 V 2.25 2.5 2.75 2.7 3 3.3 fSW = 3 MHz, PWM operation, VIN 3.3 V, VOUT = 0.75 V MHz fmod Frequency of the spread-spectrum sweep ΔfSW Switching frequency variation during spread-spectrum operation τ Emulated current time constant rDS(on) High-side FET static on-state resistance VIN = 3.3 V 7 16 mΩ rDS(on) Low-side FET static on-state resistance VIN = 3.3 V 4.1 9.4 mΩ High-side FET off-state current VIN = 6 V, V(SW) = 0 V, TJ = 25 °C Low-side FET off-state current VIN = 6 V, V(SW) = 6 V, TJ = 25 °C I(SW)(off) kHz ±10% 12.5 µs –1 100 TPS62870-Q1 9 12 14 TPS62871-Q1 12 16 18 TPS62872-Q1 15 20 22 TPS62873-Q1 18 24 26 Low-side FET negative current limit, DC 7.5 High-side FET forward switch current limit, DC ILIM fsw/2048 12 µA A A 8.6 I2C Interface Timing Characteristics PARAMETER fSCL SCL clock frequency TEST CONDITIONS MIN 100 Fast mode 400 Standard mode Hold time (repeated) START condition Fast mode Fast mode plus 10 Submit Document Feedback MAX Standard mode Fast mode plus tHD; tSTA TYP UNIT kHz 1000 4 0.6 µs 0.26 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8.6 I2C Interface Timing Characteristics (continued) PARAMETER tLOW tHIGH tSU; tSTA tHD; tDAT tSU; tDAT LOW period of the SCL clock HIGH period of the SCL clock Setup time for a repeated START condition Data hold time Data setup time TEST CONDITIONS MIN Standard mode 4.7 Fast mode 1.3 Fast mode plus 0.5 Standard mode 4 Fast mode TYP 0.26 Standard mode 4.7 Fast mode 0.6 µs µs Fast mode plus 0.26 Standard mode 0 3.45 Fast mode 0 0.9 Fast mode plus 0 Standard mode 250 Fast mode 100 tf Fall time of both SDA and SCL signals Fast mode ns tBUF Cb Setup time for STOP condition Bus free time between a STOP and START condition Capacitive load for each bus line 1000 20 300 Fast mode plus 120 Standard mode 300 Fast mode 20×VDD/5.5V 300 Fast mode plus 20×VDD/5.5V 120 Standard mode tSU; tSTO Fast mode µs 50 Standard mode Rise time of both SDA and SCL signals UNIT µs 0.6 Fast mode plus Fast mode plus tr MAX ns ns 4 0.6 Fast mode plus 0.26 Standard mode 4.7 Fast mode 1.3 Fast mode plus 0.5 µs µs Standard mode 400 Fast mode 400 Fast mode plus 550 pF 8.7 Timing Requirements MIN MAX UNIT 1.3 2.0 MHz Nominal fSW = 2.25 MHz 1.8 2.7 MHz Synchronization clock frequency range (MODE/SYNC) Nominal fSW = 2.5 MHz 2.0 3.0 MHz f(SYNC) Synchronization clock frequency range (MODE/SYNC) Nominal fSW = 3.0 MHz 2.5 3.3 MHz D(SYNC) Synchronization clock duty cycle range (MODE/SYNC) 45% 55% f(SYNC) Synchronization clock frequency range (MODE/SYNC) Nominal fSW = 1.5 MHz f(SYNC) Synchronization clock frequency range (MODE/SYNC) f(SYNC) Copyright © 2023 Texas Instruments Incorporated NOM Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 11 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 8.8 Typical Characteristics 4m 50m 40m Input Current (A) Input Current (A) 3m 30m 2m –40°C 25°C 85°C 105°C 125°C 150°C 1m 0 3.0 3.5 4.0 4.5 5.0 Input Voltage (V) VOUT = 0.75 V 5.5 20m 10m 0 3.0 6.0 MODE = Low 4.5 5.0 Input Voltage (V) 5.5 6.0 MODE = High 2.235 TJ = –40°C TJ = 25°C TJ = 125°C TJ = 150°C 2.230 Frequency (MHz) Input Current (A) 4.0 Figure 8-2. Operating Supply Current (Forced PWM) 60 40 30 20 2.225 2.220 2.215 2.210 10 0 2.5 3.5 VOUT = 0.75 V Figure 8-1. Operating Supply Current (Power Save Mode) 50 –40°C 25°C 85°C 105°C 125°C 150°C 3.0 3.5 4.0 4.5 Input Voltage (V) 5.0 5.5 ENABLE = Low Figure 8-3. Quiescent Supply Current 6.0 2.205 -40 VIN = 3.3 V VIN = 5 V 0 40 80 Junction Temperature (°C) 120 160 Figure 8-4. Switching Frequency vs Temperature 3.5 Switching Frequency (MHz) 3.25 3 2.75 2.5 2.25 2 VIN = 3.3 V VIN = 5.5 V 1.75 1.5 0.4 0.6 0.8 1 1.2 Output Voltage (V) 1.4 1.6 Figure 8-5. Maximum Switching Frequency vs VIN and VOUT 12 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9 Detailed Description 9.1 Overview The TPS6287x-Q1 devices are synchronous step-down (buck) DC/DC converters. These devices use an enhanced DCS control topology to achieve fast transient response while switching with a fixed frequency. Together, with their low output voltage ripple, high DC accuracy, and differential remote sensing, these devices are ideal for supplying the cores of modern high-performance processors. The family of devices includes 6-A, 9-A, 12-A, and 15-A devices. To further increase the output current capability, the user can combine multiple devices in a “stack”. For example, a stack of two TPS62873-Q1 devices have a current capability of 30 A. Each device of a stack must have the same current rating to avoid that one device enters current limit too early. For each current rating, there are full-featured devices with an I2C interface and limited-featured devices without an I2C interface (see the Device Options). The user can use a device variant without I2C in exactly the same way as a device variant with I2C, except that: • • The user must connect the unused SCL and SDA pins to GND. The user must be aware of the (fixed) factory settings for parameters and functions that are programmable in the I2C device variants. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 13 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.2 Functional Block Diagram VIN SW VIN Bias Regulator Gate Drive and Control – + ILS – + IHS EN GND GND Ramp and Slope Compensation + – – VOSNS + GOSNS gm – Device Control + PG FSEL VSEL Oscillator COMP SCL1 SDA1 Thermal Shutdown SYNCOUT 3 MΩ MODE/SYNC 1. In device variants without I2C the SDA and SCL pins are internally connected, but their functionality is disabled. 14 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.3 Feature Description 9.3.1 Fixed-Frequency DCS Control Topology Figure 9-1 shows a simplified block diagram of the fixed-frequency enhanced DCS control topology used in the TPS6287x-Q1 devices. This topology is comprised of an inner emulated current loop, a middle direct feedback loop, and an outer voltage-regulating loop. VIN – R ON Q + L Gate Driver S COUT EN fsw Control Logic Slope Compensation VOSNS – COMP gm RLOAD – GOSNS + + τaux RZ CC2 CC Figure 9-1. Fixed-Frequency DCS Control Topology (Simplified) 9.3.2 Forced PWM and Power Save Modes The device can control the inductor current in three different ways to regulate the output: • Pulse-width modulation with continuous inductor current (PWM-CCM) • Pulse-width modulation with discontinuous inductor current (PWM-DCM) • Pulse-frequency modulation with discontinuous inductor current and pulse skipping (PFM-DCM) During PWM-CCM operation, the device switches at a constant frequency and the inductor current is continuous (see Figure 9-2). PWM operation achieves the lowest output voltage ripple and the best transient performance. Inductor Current t1/fSWt 0 Time Figure 9-2. Continuous Conduction Mode (PWM-CCM) Current Waveform Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 15 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 During PWM-DCM operation, the device switches at a constant frequency and the inductor current is discontinuous (see Figure 9-3). In this mode, the device controls the peak inductor current to maintain the selected switching frequency while still being able to regulate the output. Inductor Current t1/fSWt 0 Time Figure 9-3. Discontinuous Conduction Mode (PWM-DCM) Current Waveform During PFM-DCM operation, the device keeps the peak inductor current constant (at a level corresponding to the minimum on time of the converter) and skips pulses to regulate the output (see Figure 9-4). The switching pulses that occur during PFM-DCM operation are synchronized to the internal clock. Inductor Current Minimum on-time t1/fSWt t1/fSWt t1/fSWt 0 Time Skipped Pulses Figure 9-4. Discontinuous Conduction Mode (PFM-DCM) Current Waveform For very small output voltages, an absolute minimum on time of approximately 50 ns reduces the switching frequency from the set value. Figure 8-5 shows the maximum switching frequency with 3.3-V and 5.5-V supplies. Use Equation 1 to calculate the output current threshold at which the device enters PFM-DCM. IOUT PFM = VIN – VOUT V tON2 V IN f sw 2L OUT (1) Figure 9-5 shows how this threshold typically varies with VIN and VOUT for a switching frequency of 2.25 MHz. 16 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Output Current PFM-DCM Entry Threshold (A) fSW = 2.25 MHz and L = 110 nH 1 VIN = 3.3 V VIN = 5.0 V 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0 0.3 0.6 0.9 1.2 1.5 1.8 2.1 2.4 Output Voltage (V) 2.7 3 3.3 Figure 9-5. Output Current PFM-DCM Entry Threshold The user can configure the device to use either forced PWM (FPWM) mode or power save mode (PSM): • In forced PWM mode, the device uses PWM-CCM at all times. • In power save mode, the device uses PWM-CCM at medium and high loads, PWM-DCM at low loads, and PFM-DCM at very low loads. The transition between the different operating modes is seamless. Table 9-1 shows the function table of the MODE/SYNC pin and the FPWMEN bit in the CONTROL1 register, which control the operating mode of the device. Table 9-1. FPWM Mode and Power-Save Mode Selection MODE/SYNC Pin FPWMEN Bit Operating Mode Remark 0 PSM Do not use in a stacked configuration. 1 FPWM High X FPWM Sync Clock X FPWM Low 9.3.3 Precise Enable The Enable (EN) pin is bidirectional and has two functions: • • As an input, EN enables and disables the DC/DC converter in the device. As an output, EN provides a SYSTEM_READY signal to other devices in a stacked configuration. + EN ENABLE VIT(EN) – SYSTEM_READY CONTROL3:SINGLE Figure 9-6. Enable Functional Block Diagram Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 17 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Because there is an internal open-drain transistor connected to the EN pin, do not drive this pin directly from a low-impedance source. Instead, use a resistor to limit the current flowing into the EN pin (see Section 10). When power is first applied to the VIN pin, the device pulls the EN pin low until it has loaded its default register settings from nonvolatile memory and read the state of the VSEL, FSEL, and SYNCOUT pins. The device also pulls EN low if a fault, such as thermal shutdown or overvoltage lockout, occurs. In stacked configurations, all devices share a common enable signal, which means that the DC/DC converters in the stack cannot start to switch until all devices in the stack have completed their initialization. Similarly, a fault in one or more devices in the stack disables all converters in the stack (see Section 9.3.17). In standalone (nonstacked) applications, the user can disable the active pulldown of the EN pin if the user sets SINGLE = 1 in the CONTROL3 register. Fault conditions have no effect on the EN pin when SINGLE = 1 (the EN pin is always pulled down during device initialization). In stacked applications, ensure that SINGLE = 0. When the internal SYSTEM_READY signal is low (that is, initialization is complete and there are no fault conditions), the internal open-drain transistor is high impedance and the EN pin functions like a standard input. A high level on the EN pin enables the DC/DC converter in the device. A low level disables the DC/DC converter (the I2C interface is enabled as soon as the device has completed its initialization and is not affected by the state of the internal ENABLE or SYSTEM_READY signals). A low level on the EN pin forces the device into shutdown. During shutdown, the MOSFETs in the power stage are off, the internal control circuitry is disabled, and the device consumes only 20 µA (typical). The rising threshold voltage of the EN pin is 1.0 V and the falling threshold voltage is 0.9 V. The tolerance of the threshold voltages is ±30 mV, which means that the user can use the EN pin to implement precise turn-on and turn-off behavior. When power is applied to the VIN pin, the toggling of the EN pin does not reset the loaded default register settings. 9.3.4 Start-Up When the voltage on the VIN pin exceeds the positive-going UVLO threshold, the device initializes as follows: • • • • The device pulls the EN pin low. The device enables the internal reference voltage. The device reads the state of the VSEL, FSEL, and SYNC_OUT pins. The device loads the default values into the device registers. When initialization is complete, the device enables I2C communication and releases the EN pin. The external circuitry controlling the EN pin now determines the behavior of the device: • If the EN pin is low, the device is disabled. The user can write to and read from the device registers, but the DC/DC converter does not operate. • If the EN pin is high, the device is enabled. The user can write to and read from the device registers and, after a short delay, the DC/DC converter starts to ramp up its output. Figure 9-7 shows the start-up sequence when the EN pin is pulled up to VIN. 18 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 VIN VIT+(UVLO) EN pin pulled low internally EN Device initialization complete VOUT ttd(EN)1t PG ttd(RAMP)t Undefined td(PG) Figure 9-7. Start-Up Timing When EN is Pulled Up to VIN Figure 9-8 shows the start-up sequence when an external signal is connected to the EN pin. VIN VIT+(UVLO) EN VIT+(EN) VOUT ttd(EN)2t ttd(RAMP)t Device initialization complete PG Undefined td(PG) Figure 9-8. Start-Up Timing When an External Signal is Connected to the EN Pin The SSTIME[1:0] bits in the CONTROL2 register select the duration of the soft-start ramp: • td(RAMP) = 500 μs • td(RAMP) = 1 ms (default) • td(RAMP) = 2 ms • td(RAMP) = 4 ms The device ignores new values until the soft-start sequence is complete if the user programs the following when the device soft-start sequence has already started: • • • A new output voltage setpoint (VOUT[7:0]) An output voltage range (VRANGE[1:0]) Soft-start time (SSTIME[1:0]) settings If the user change the value of VSET[7:0] during soft start, the device first ramps to the value that VSET[7:0] had when the soft-start sequence began. Then, when soft start is complete, the device ramps up or down to the new value. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 19 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 The device can start up into a prebiased output. In this case, only a portion of the internal voltage ramp is seen externally (see Figure 9-9). Final voltage VOUT Prebias voltage ttd(RAMP)t Figure 9-9. Start-Up into a Prebiased Output Note that the device always operates in DCM during the start-up ramp, regardless of other configuration settings or operating conditions. 9.3.5 Switching Frequency Selection During device initialization, a resistor-to-digital converter in the device determines the state of the FSEL pin and sets the switching frequency of the DC/DC converter according to Table 9-2. Table 9-2. Switching Frequency Options FSEL Pin 1 Switching Frequency Short to GND 1.5 MHz 6.2 kΩ to GND 2.25 MHz 47 kΩ to VIN 2.5 MHz Short to VIN 3 MHz 1. For a reliable voltage setting, ensure there is no stray current path connected to the FSEL pin and that the parasitic capacitance between the FSEL pin and GND is less than 100 pF. Figure 9-10 shows a simplified block diagram of the R2D converter used to detect the state of the FSEL pin (an identical circuit detects the state of the VSEL pin – see Section 9.3.6.2). VIN S1 6.5 k FSEL 1.6 k VIL = < 0.4 V VIH = > 0.8 V S2 Figure 9-10. FSEL R2D Converter Functional Block Diagram Detection of the state of the FSEL pin works as follows: To detect the most significant bit (MSB), the circuit opens S1 and S2, and the input buffer detects if a high or a low level is connected to the FSEL pin. 20 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 To detect the least significant bit (LSB): • If the MSB was 0, the circuit closes S1. If the input buffer detects a high level, LSB = 1. If the circuit detects a low level, LSB = 0. • If the MSB was 1, the circuit closes S2. If the input buffer detects a low level, LSB = 0. If the circuit detects a high level, LSB = 1. 9.3.6 Output Voltage Setting 9.3.6.1 Output Voltage Range The device has four different voltage ranges. The VRANGE[1:0] bits in the CONTROL1 register control which range is active (see Table 9-3). The default output voltage range after device initialization is 0.4 V to 1.675 V in 5-mV steps. Table 9-3. Voltage Ranges VRANGE[1:0] Voltage Range 0b00 0.4 V to 0.71875 V in 1.25-mV steps 0b01 0.4 V to 1.0375 V in 2.5-mV steps 0b10 0.4 V to 1.675 V in 5-mV steps 0b11 0.8 V to 3.35 V in 10-mV steps Note that every change to the VRANGE[1:0] bits must be followed by a write to the VSET register, even if the value of the VSET[7:0] bits does not change. This sequence is required for the device to start to use the new voltage range. Also note that the 0.8-V to 3.35-V range uses a 0.8-V reference and the other ranges use a 0.4-V reference. Switching to and from the 0.8-V to 3.35-V range can therefore cause increased output voltage undershoot or overshoot while the device switches its internal reference. In device variants that do not have I2C, the output voltage range is factory-set to 0.4 V to 1.675 V. 9.3.6.2 Output Voltage Setpoint Together with the selected range, the VSET[7:0] bits in the VSET register control the output voltage setpoint of the device (see Table 9-4). Table 9-4. Start-Up Voltage Settings VRANGE[1:0] Output Voltage Setpoint 0b00 0.4 V + VSET[7:0] × 1.25 mV 0b01 0.4 V + VSET[7:0] × 2.5 mV 0b10 0.4 V + VSET[7:0] × 5 mV 0b11 0.8 V + VSET[7:0] × 10 mV During initialization, the device reads the state of the VSEL pin and selects the default output voltage according to Table 9-5. Note that the VSEL pin also selects the I2C target address of the device (see Table 9-10). Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 21 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 9-5. Default Output Voltage Setpoints VSEL Pin(1) Device Number VSET[7:0] Output Voltage Setpoint TPS6287x-Q1 0x5A 850 mV TPS6287xY0-Q1 0x14 500 mV TPS6287xY1-Q1 0x50 800 mV TPS6287xY2-Q1 0x64 1800 mV TPS6287xY3-Q1 0x52 810 mV TPS6287xY4-Q1 0x5A 850 mV TPS6287xY5-Q1 0x1E 1100 mV TPS6287xY6-Q1 0x28 1200 mV TPS6287xN0-Q1 0x14 500 mV TPS6287xN1-Q1 0x50 800 mV TPS6287xN2-Q1 0x64 1800 mV TPS6287xN3-Q1 0x78 1000 mV Short Circuit to GND All, Except TPS6287xx2-Q1, TPS6287xY5-Q1, TPS6287xY6Q1 0x46 750 mV Short Circuit to GND TPS6287xx2-Q1, TPS6287xY5Q1, TPS6287xY6-Q1 0x46 1500 mV Short Circuit to VIN All, Except TPS6287xx2-Q1 , TPS6287xY5-Q1, TPS6287xY6Q1 0x5F 875 mV Short Circuit to VIN TPS6287xx2-Q1, TPS6287xY5Q1, TPS6287xY6-Q1 0x5F 1750 mV TPS6287x-Q1 0x78 1000 mV TPS6287xY0-Q1 0x82 1050 mV TPS6287xY1-Q1 0x50 800 mV TPS6287xY2-Q1 0xFA 3300 mV TPS6287xY3-Q1 0x78 1000 mV TPS6287xY4-Q1 0x5A 850 mV TPS6287xY5-Q1 0xFA 3300 mV TPS6287xY6-Q1 0xAA 2500 mV TPS6287xN0-Q1 0x82 1050 mV TPS6287xN1-Q1 0x58 840 mV TPS6287xN2-Q1 0xFA 3300 mV TPS6287xN3-Q1 0x8C 1100 mV 6.2 kΩ to GND 47 kΩ to VIN (1) For a reliable voltage setting, ensure there is no stray current path connected to the VSEL pin and that the parasitic capacitance between the VSEL pin and GND is less than 100 pF. If the user programs new output voltage setpoint (VOUT[7:0]), output voltage range (VRANGE[1:0]), or soft-start time (SSTIME[1:0]) settings when the device has already begun its soft-start sequence, the device ignores the new values until the soft-start sequence is complete. If the user changes the value of VSET[7:0] during soft start, the device first ramps to the value that VSET[7:0] had when the soft-start sequence began. Then, when soft start is complete, ramps up or down to the new value. If the user changes VOUT[7:0], VRAMP[1:0], or SSTIME[1:0] while EN is low, the device uses the new values the next time the user enables it. 22 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 During start-up, the output voltage ramps up to the target value set by the VSEL pin before ramping up or down to any new value programmed to the device over the I2C interface. 9.3.6.3 Non-Default Output Voltage Setpoint If none of the default voltage range or voltage setpoint combinations are suitable for the application, the user can change these device settings through I2C before the user enables the device. Then, when the user pulls the EN pin high, the device starts up with the desired start-up voltage. Note that if the user changes the device settings through I2C while the device is ramping, the device ignores the changes until the ramp is complete. 9.3.6.4 Dynamic Voltage Scaling If the user changes the output voltage setpoint while the DC/DC converter is operating, the device ramps up or down to the new voltage setting in a controlled way. The VRAMP[1:0] bits in the CONTROL1 register sets the slew rate when the device ramps from one voltage to another during DVS (see Table 9-6). Table 9-6. Dynamic Voltage Scaling Slew Rate VRAMP[1:0] DVS Slew Rate 0b00 10 mV/μs (0.5 μs/step) 0b01 5 mV/μs (1 μs/step) 0b10 1.25 mV/μs (5 μs/step) 0b11 0.5 mV/μs (10 μs/step) Note that ramping the output to a higher voltage requires additional output current, so that during DVS, the converter must generate a total output current given by: (2) where • IOUT is the total current the converter must generate while ramping to a higher voltage. • IOUT(DC) is the DC load current. • COUT is the total output capacitance. • dVOUT/dt is the slew rate of the output voltage (programmable in the range 0.5 mV/µs to 10 mV/µs). For correct operation, ensure that the total output current during DVS does not exceed the current limit of the device. 9.3.7 Compensation (COMP) The COMP pin is the connection point for an external compensation network. A series-connected resistor and capacitor to GOSNS is sufficient for typical applications. The series-connected resistor also provides enough scope to optimize the loop response for a wide range of operating conditions. When using multiple devices in a stacked configuration, all devices share a common compensation network, and the COMP pin makes sure there is equal current sharing between them (see Section 9.3.17). 9.3.8 Mode Selection and Clock Synchronization (MODE/SYNC) A high level on the MODE/SYNC pin selects forced PWM operation. A low level on the MODE/SYNC pin selects power save operation, in which, the device automatically transitions between PWM and PFM, according to the load conditions. If the user applies a valid clock signal to the MODE/SYNC pin, the device synchronizes its switching cycles to the external clock and automatically selects forced PWM operation. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 23 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 The MODE/SYNC pin is logically ORed with the FPWMEN bit in the CONTROL1 register (see Table 9-1). When multiple devices are used together in a stacked configuration, the MODE/SYNC pin of the secondary devices is the input for the clock signal (see Section 9.3.17). 9.3.9 Spread Spectrum Clocking (SSC) The device has a spread spectrum clocking function that can reduce electromagnetic interference (EMI). When the SSC function is active, the device modulates the switching frequency to approximately ±10% the nominal value. The frequency modulation has a triangular characteristic (see Figure 9-11). Switching Frequency +10% Nominal fSW –10% t2048/fSWt Time Figure 9-11. Spread Spectrum Clocking Behavior To use the SSC function, make sure that: • SSCEN = 1 in the CONTROL1 register. • The device is not synchronized to an external clock. TI recommends to use FPWM operation when using SSC, but SSC is available with PSM operation. To disable the SSC function, make sure that SCCEN = 0 in the CONTROL1 register. To use the SSC function with multiple devices in a stacked configuration, ensure that the primary converter runs from its internal oscillator and synchronize all secondary converters to the primary clock (see Figure 9-14). 9.3.10 Output Discharge The device has an output discharge function that ensures a defined ramp down of the output voltage when the device is disabled and keeps the output voltage close to 0 V while the device is off. The output discharge function is enabled when DISCHEN = 1 in the CONTROL1 register. The output discharge function is enabled by default. If enabled, the device discharges the output under the following conditions: • A low level is applied to the EN pin. • SWEN = 0 in the CONTROL1 register. • A thermal shutdown event occurs. • A UVLO event occurs. • An OVLO event occurs. The output discharge function is not available until the user has enabled the device at least once after power up. During power down, the device continues to discharge the output for as long as the internal supply voltage is greater than approximately 1.8 V. 9.3.11 Undervoltage Lockout (UVLO) The device has an undervoltage lockout function that disables the device if the supply voltage is too low for correct operation. The negative-going threshold of the UVLO function is 2.5 V (typical). If the supply voltage decreases below this value, the device stops switching and, if DISCHEN = 1 in the CONTROL1 register, turns on the output discharge. 24 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.3.12 Overvoltage Lockout (OVLO) The device has an overvoltage lockout function that disables the DC/DC converter if the supply voltage is too high for correct operation. The positive-going threshold of the OVLO function is 6.3 V (typical). If the supply voltage increases above this value, the device stops switching and, if DISCHEN = 1 in the CONTROL1 register, turns on the output discharge. The device automatically starts switching again – it begins a new soft-start sequence – when the supply voltage falls below 6.2 V (typical). 9.3.13 Overcurrent Protection 9.3.13.1 Cycle-by-Cycle Current Limiting If the peak inductor current increases above the high-side current limit threshold, the device turns off the high-side switch and turns on the low-side switch to ramp down the inductor current. The device only turns on the high-side switch again if the inductor current has decreased below the low-side current limit threshold. Note that because of the propagation delay of the current limit comparator, the current limit threshold in practice can be greater than the DC value specified in the Electrical Characteristics. The current limit in practice is given by: (3) where: • IL is the inductor current. • ILIMH is the high-side current limit threshold measured at DC. • VIN is the input voltage. • VOUT is the output voltage. • L is the effective inductance at the peak current level. • tpd is the propagation delay of the current limit comparator (typically 50 ns). 9.3.13.2 Hiccup Mode To enable hiccup operation, ensure that HICCUPEN = 1 in the CONTROL1 register. If hiccup operation is enabled and the high-side switch current exceeds the current limit threshold on 32 consecutive switching cycles, the device: • Stops switching for 128 µs, after which it automatically starts switching again (it starts a new soft-start sequence) • Sets the HICCUP bit in the STATUS register • Pulls the PG pin low. The PG pin stays low until the overload condition goes away and the device can start up correctly and regulate the output voltage. Note that power-good function has a deglitch circuit, which delays the rising edge of the power-good signal by 40 µs (typical). Hiccup operation continues in a repeating sequence of 32 cycles in current limit, followed by a pause of 128 µs, followed by a soft-start attempt for as long as the output overload condition exists. The device clears the HICCUP bit if the user reads the STATUS register when the overload condition has been removed. 9.3.13.3 Current Limit Mode To enable current limit mode, ensure that HICCUPEN = 0 in the CONTROL1 register. When current limit operation is enabled, the device limits the high-side switch current cycle-by-cycle for as long as the overload condition exists. If the device limits the high-side switch current for four or more consecutive switching cycles, the device sets ILIM = 1 in the STATUS register. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 25 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 The device clears the ILIM bit if the user reads the STATUS register when the overload condition no longer exits. 9.3.14 Power Good (PG) The power good (PG) pin is bidirectional and has two functions: • In a standalone configuration and in the primary device of a stacked configuration, the PG pin is an opendrain output that indicates the status of the converter or stack. • In a secondary device of a stacked configuration, the PG pin is an input that indicates when the soft-start sequence is complete and all converters in the stack can change from DCM switching to CCM switching. 9.3.14.1 Standalone or Primary Device Behavior The primary purpose of the PG pin is to indicate if the output voltage is in regulation, but it also indicates if the device is in thermal shutdown or disabled. Table 9-7 summarizes the behavior of the PG pin in a standalone or primary device. Table 9-7. Power-Good Function Table VIN EN VOUT Soft Start PGBLNKDVS TJ PG 2 V > VIN X X X X X Undefined VIT(UVLO) ≥ VIN ≥ 2 V X X X X X Low L X X X X Low X Active X X Low 0 X low 1 (and DVS is active) TJ < TSD Hi-Z X TJ < TSD Hi-Z X TJ > TSD Low VIN > VIT(UVLO) VOUT > VT(PGOV) or < VT(PGUV) > VOUT H Inactive VT(PGOV) > VOUT > VT(PGUV) X X Figure 9-12 shows a functional block diagram of the power-good function in a standalone or primary device. A window comparator monitors the output voltage, and the output of the comparator goes high if the output voltage is either less than 95% (typical) or greater than 105% (typical) of the nominal output voltage. The output of the window comparator is deglitched – the typical deglitch time is 40 µs – and then used to drive the open-drain PG pin. CONTROL1:HICCUPEN To converter control logic I(SW) Hiccup Control HICCUP 4 Consecutive Pulses Detection Current Comparator Window Comparator 95% VOUT 105% VOUT ILIM PBOV PBUV Soft-Start Complete VOUT STATUS Register PG 40-µs Deglitch Blanking DVS Active CONTROL3:PGBLNKDVS Thermal Shutdown VIN < VIT–(UVLO) V(EN) < VIT(EN) Figure 9-12. Power-Good Functional Block Diagram (Standalone or Primary Device) 26 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 During DVS activity, when the DC/DC converter transitions from one output voltage setting to another, the output voltage can temporarily exceed the limits of the window comparator and pull the PG pin low. The device has a feature to disable this behavior. If PGBLNKDVS = 1 in the CONTROL3 register, the device ignores the output of the power-good window comparator while DVS is active. Note that the PG pin is always low, regardless of the output of the window comparator, when: • The device is in thermal shutdown. • The device is disabled. • The device is in undervoltage lockout. • The device is in soft start. 9.3.14.2 Secondary Device Behavior Figure 9-13 shows a functional block diagram of the power-good function in a secondary device. During initialization, the device presets FF1 and FF2, which pulls down the PG pin and forces the device to operate in DCM. When the device completes its soft start, it resets FF2, which turns off Q1. However, in a stacked configuration, all devices share the same PG signal, and therefore the PG pin stays low until all devices in the stack have completed their soft start. When that happens, FF1 is reset and the converters operate in CCM. FF1 FORCE DCM PG VIL = < 0.4 V VIH = > 0.8 V SECONDARY DEVICE DETECTED SOFT START COMPLETE Input Buffer Latch Q1 Latch FF2 Figure 9-13. Power-Good Functional Block Diagram (Secondary Device) 9.3.15 Remote Sense The device has two pins, VOSNS and GOSNS, to remotely sense the output voltage. Remote sensing lets the converter sense the output voltage directly at the point-of-load and increases the accuracy of the output voltage regulation. 9.3.16 Thermal Warning and Shutdown The device has a two-level overtemperature detection function. If the junction temperature rises above the thermal warning threshold of 150°C (typical), the device sets the TWARN bit in the STATUS register. The device clears the TWARN bit if the user reads the STATUS register when the junction temperature is below the TWARN threshold of 130°C (typical). If the junction temperature rises above the thermal shutdown threshold of 170°C (typical), the device: • Stops switching • Pulls down the EN pin (if SINGLE = 0 in the CONTROL3 register) • Enables the output discharge (if DISCHEN = 1 in the CONTROL1 register) • Sets the TSHUT bit in the STATUS register • Pulls the PG pin low If the junction temperature falls below the thermal shutdown threshold of 150°C (typical), the device: • Starts switching again, starting with a new soft-start sequence • Sets the EN pin to high impedance • Sets the PG pin to high-impedance Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 27 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 The device clears the TSHUT bit if the user reads the STATUS register when the junction temperature is below the TSHUT threshold of 150°C (typical). In a stacked configuration, in which all devices share a common enable signal, a thermal shutdown condition in one device disables the entire stack. When the hot device cools down, the whole stack automatically starts switching again. 9.3.17 Stacked Operation The user can connect multiple devices in parallel in what is known as a "stack"; for example, to increase output current capability or reduce device junction temperature. A stack comprises one primary device and one or more secondary devices. During initialization, each device monitors its SYNC_OUT pin to determine if must operate as a primary device or a secondary device: • If there is a 47-kΩ resistor between the SYNC_OUT pin and ground, the device operates as a secondary device. • If the SYNC_OUT pin is high impedance, the device operates as a primary device. Figure 9-14 shows the recommended interconnections in a stack of two TPS6287x-Q1 devices. 28 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Primary Device VIO CLOAD 100 nH VIN 2.7 V to 6 V VIN VIN REN CIN SW COUT MODE/SYNC EN Load VOSNS GOSNS SDA SCL I2C RCOMP VSEL FSEL RVSEL 10 pF CCOMP RFSEL COMP PG SYNC_OUT GND GND Secondary Device 100 nH SW VIN VIN CIN COUT MODE/SYNC EN VOSNS GOSNS SDA SCL VSEL 10 pF FSEL RFSEL VIO RPG COMP 1k PG SYNC_OUT PG GND GND 10 pF 47 k Figure 9-14. Two TPS6287x-Q1 Devices in a Stacked Configuration The key points to note are: • All the devices in the stack share a common enable signal, which must be pulled up with a resistance of at least 15 kΩ. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 29 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 • • • • • • • • • • • All the devices in the stack share a common power-good signal. All the devices in the stack share a common compensation signal. All secondary devices must connect a 47-kΩ resistor between the SYNC_OUT pin and ground. The remote sense pins (VOSNS and GOSNS) of each device must be connected (do not leave these pins floating). Each device must be configured for the same switching frequency. The primary device must be configured for forced PWM operation (secondary devices are automatically configured for forced PWM operation). A stacked configuration can support synchronization to an external clock or spread-spectrum clocking. Only the VSEL pin of the primary device is used to set the default output voltage. The VSEL pin of secondary devices is not used and must be connected to ground. The SDA and SCL pins of secondary devices are not used and must be connected to ground. A stacked configuration uses a daisy-chained clocking signal, in which each device switches with a phase offset of approximately 140° relative to the adjacent devices in the daisy-chain. To daisy-chain the clocking signal, connect the SYNC_OUT pin of the primary device to the MODE/SYNC pin of the first secondary device. Connect the SYNC_OUT pin of the first secondary device to the MODE/SYNC pin of the second secondary device. Continue this connection scheme for all devices in the stack, to daisy-chain them together. Hiccup overcurrent protection must not be used in a stacked configuration. In a stacked configuration, the common enable signal also acts as a SYSTEM_READY signal (see Section 9.3.3). Each device in the stack can pull its EN pin low during device start-up or when a fault occurs. Thus, the stack is only enabled when all devices have completed their start-up sequence and are fault-free. A fault in any one device disables the whole stack for as long as the fault condition exists. During start-up, the primary converter pulls the COMP pin low for as long as the enable signal (SYSTEM_READY) is low. When the enable signal goes high, the primary device actively controls the COMP pin and all converters in the stack follow the COMP voltage. During start-up, each device in the stack pulls its PG pin low while it initializes. When initialization is complete, each secondary device in the stack sets its PG pin to a high impedance and the primary device alone controls the state of the PG signal. The PG pin goes high when the stack has completed its start-up ramp and the output voltage is within specification. The secondary converters in the stack detect the rising edge of the power-good signal and switch from DCM operation to CCM operation. After the stack has successfully started up, the primary device controls the power-good signal in the normal way. In a stacked configuration, there are some faults that only affect individual devices, and other faults that affect all devices. For example, if one device enters current limit, only that device is affected. But a thermal shutdown or undervoltage lockout event in one device disables all devices through the shared enable (SYSTEM_READY) signal. Functionality During Stacked Operation Some device features are not available during stacked operation, or are only available in the primary converter. Table 9-8 summarizes the available functionality during stacked operation. Table 9-8. Functionality During Stacked Operation 30 Function Primary Device Secondary Device Remark UVLO Yes Yes Common enable signal OVLO Yes Yes Common enable signal OCP – Current Limit Yes Yes Individual OCP – Hiccup OCP No No Do not use during stacked operation. Thermal Shutdown Yes Yes Common enable signal Power-Good (Window Comparator) Yes No Primary device only I2C Interface Yes No Primary device only DVS Through I2C No Voltage loop controlled by primary device only Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 9-8. Functionality During Stacked Operation (continued) Function Primary Device Secondary Device Remark SSC Through I2C No Daisy-chained from primary device to secondary devices SYNC Yes Yes Synchronization clock applied to primary device Precise Enable No No Only binary enable Output Discharge Yes Yes Always enabled in secondary devices Fault Handling During Stacked Operation In a stacked configuration, there are some faults that only affect individual devices and other faults that affect all devices. For example, if one device enters current limit, only that device is affected. A thermal shutdown or undervoltage lockout event in one device disables all devices through the shared enable (SYSTEM_READY) signal. Table 9-9 summarizes the fault handling of the TPS6287x-Q1 devices during stacked operation. Table 9-9. Fault Handling During Stacked Operation Fault Condition Device Response System Response Enable signal pulled low New soft start Enable signal remains high Error amplifier clamped UVLO OVLO Thermal shutdown Current limit 9.4 Device Functional Modes 9.4.1 Power-On Reset The device operates in POR mode when the supply voltage is less than the POR threshold, 1.4 V (typical). In POR mode, no functions are available and the content of the device registers is not valid. The device leaves POR mode and enters UVLO mode when the supply voltage increases above the POR threshold. 9.4.2 Undervoltage Lockout The device operates in UVLO mode when the supply voltage is between the POR and UVLO thresholds. If the device enters UVLO mode from POR mode, no functions are available. If the device enters UVLO mode from standby mode, the output discharge function is available. The content of the device registers is valid in UVLO mode. The device leaves UVLO mode and enters POR mode when the supply voltage decreases below the POR threshold. The device leaves UVLO mode and enters standby mode when the supply voltage increases above the UVLO threshold. 9.4.3 Standby The device operates in standby mode when the supply voltage is greater than the UVLO threshold (and the device has completed its initialization) and any of the following conditions is true: • A low level is applied to the EN pin. • SWEN = 0 in the CONTROL1 register. • The device junction temperature is greater than the thermal shutdown threshold. • The supply voltage is greater than the OVLO threshold. The device initializes for 400 µs (typical) after the supply voltage increases above the UVLO threshold voltage following a device power-on reset. If the supply voltage decreases below the UVLO threshold but not below the Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 31 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 POR threshold, the device does not reinitialize when the supply voltage increases again. During initialization, the device reads the state of the FSEL, VSEL, and SYNC_OUT pins. The following functions are available in standby mode: • I2C interface • Output discharge • Power good The device leaves standby mode and enters UVLO mode when the supply voltage decreases below the UVLO threshold. The device leaves standby mode and enters on mode when all of the following conditions are true: • A high-level is applied to the EN pin. • SWEN = 1 in the CONTROL1 register. • The device junction temperature is below the thermal shutdown threshold. • The supply voltage is below the OVLO threshold. 9.4.4 On The device operates in on mode when the supply voltage is greater than the UVLO threshold and all of the following conditions are true: • A high-level is applied to the EN pin. • SWEN = 1 in the CONTROL1 register. • The device junction temperature is below the thermal shutdown threshold. • The supply voltage is below the OVLO threshold. All functions are available in on mode. The device leaves on mode and enters UVLO mode when the supply voltage decreases below the UVLO threshold. The device leaves on mode and enters standby mode when any of the following conditions is true: • A low level is applied to the EN pin. • SWEN = 0 in the CONTROL1 register. • The device junction temperature is greater than the thermal shutdown threshold. • The supply voltage is greater than the OVLO threshold. 9.5 Programming 9.5.1 Serial Interface Description I2C is a 2-wire serial interface developed by Philips Semiconductor, now NXP Semiconductors (see I2C-Bus Specification and User Manual, Revision 6, 4 April 2014). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All I2C-compatible devices connect to the I 2C bus through open-drain I/O pins, SDA and SCL. A controller, usually a microcontroller or a digital signal processor, controls the bus. The controller is responsible for generating the SCL signal and device addresses. The controller also generates specific conditions that indicate the START and STOP of data transfer. A target receives data, transmits data, or both on the bus under control of the controller. The TPS6287x-Q1 device operates as a target and supports the following data transfer modes, as defined in the I2C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and fast mode plus (1 Mbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as the input voltage remains above 1.4 V. The data transfer protocol for standard and fast modes is exactly the same, therefore, they are referred to as F/S-mode in this document. The device supports 7-bit addressing; general call addresses are not supported. The state of the VSEL pin during power up defines the I2C target address of the device (see Table 9-10). Note that the VSEL pin also sets the default start-up voltage of the device (see Table 9-4). 32 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 9-10. I2C Interface Target Address Selection (1) VSEL Pin I2C Target Address (1) 6.2 kΩ to GND 0x40 or 0x30 or 0x20 or 0x10 Short Circuit to GND 0x41 or 0x31 or 0x21 or 0x11 Short Circuit to VIN 0x42 or 0x32 or 0x22 or 0x12 47 kΩ to VIN 0x43 or 0x33 or 0x23 or 13 Available I2C address. This parameter is Device number dependent. Refer to the Device option Table in Section 6 TI recommends that the I2C controller initiates a STOP condition on the I2C bus after the initial power up of SDA and SCL pullup voltages to ensure reset of the I2C engine. 9.5.2 Standard, Fast, Fast Mode Plus Protocol The controller initiates a data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 9-15. All I2C-compatible devices must recognize a start condition. DATA CLK S P START Condition STOP Condition Figure 9-15. START and STOP Conditions The controller then generates the SCL pulses, and transmits the 7-bit address and the read and write direction bit R/W on the SDA line. During all transmissions, the controller makes sure that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 9-16). All devices recognize the address sent by the controller and compare the address to their internal fixed addresses. Only the target with a matching address generates an acknowledge (see Figure 9-17) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the controller knows that a communication link with a target has been established. DATA CLK Data line stable; data valid Change of data allowed Figure 9-16. Bit Transfer on the Serial Interface The controller generates further SCL cycles to either transmit data to the target (R/W bit 0) or receive data from the target (R/W bit 1). In either case, the target must acknowledge the data sent by the controller. So an acknowledge signal can either be generated by the controller or by the target, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 33 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 To signal the end of the data transfer, the controller generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 9-15). This stop condition releases the bus and stops the communication link with the addressed target. All I2C-compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and they wait for a start condition followed by a matching address. Attempting to read data from register addresses not listed in this section will result in 0x00 being read out. Data Output by Transmitter Not Acknowledge Data Output by Receiver Acknowledge SCL from Controller 1 2 8 9 S START Condition Clock pulse for acknowledgment Figure 9-17. Acknowledge on the I2C Bus Recognize START or REPEATED START condition Recognize STOP or REPEATED START condition Generate ACKNOWLEDGE signal P SDA acknowledgement signal from Target MSB acknowledgement signal from receiver Sr SCL 1 2 7 8 S or Sr 9 1 2 3 to 8 ACK START or repeated START condition byte complete, interrupt within target 9 ACK clock line held low while interrupts are serviced Sr or P STOP or repeated START condition Figure 9-18. Bus Protocol 9.5.3 I2C Update Sequence The following are required for a single update: • • • • A start condition A valid I2C address A register address byte A data byte After the receipt of each byte, the receiving device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I2C address selects the target. The target performs an update on the falling edge of the acknowledge signal that follows the LSB byte. 34 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 1 7 1 1 8 1 8 1 1 S Target Address R/W A Register Address A Data A/A P "0" Write From Controller to Target A = Acknowledge (SDA low) A = Not acknowledge (SDA high) S = START condition Sr = REPEATED START condition P = STOP condition From Target to Controller Figure 9-19. “Write” Data Transfer Format in Standard, Fast, Fast Plus Modes 1 7 1 1 8 1 1 8 1 1 8 1 1 S Target Address R/W A Register Address A Sr Target Address R/W A Data A/A P "0" Write "1" Read From Controller to Target A = Acknowledge (SDA low) A = Not acknowledge (SDA high) S = START condition Sr = REPEATED START condition P = STOP condition From Target to Controller Figure 9-20. “Read” Data Transfer Format in Standard, Fast, Fast Plus Modes 9.5.4 I2C Register Reset The I2C registers can be reset by: • Pulling the input voltage below 1.4 V (typical). • Setting the RESET bit in the CONTROL register. When RESET = 1, all registers are reset to their default values and a new start-up begins immediately. After td(EN), you can program the I2C registers again. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 35 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6 Register Map Table 9-11 lists the device registers. Consider all register offset addresses not listed in Table 9-11 as reserved locations. Do not modify the register contents. Table 9-11. Device Registers Address Acronym Register Name 0h VSET Output Voltage Setpoint Section Go 1h CONTROL1 Control 1 Go 2h CONTROL2 Control 2 Go 3h CONTROL3 Control 3 Go 4h STATUS Status Go Complex bit access types are encoded to fit into small table cells. Table 9-12 shows the codes that are used for access types in this section. Table 9-12. Device Access Type Codes Access Type Code Description R Read W Write Read Type R Write Type W Reset or Default Value -n 36 Value after reset or the default value Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6.1 VSET Register (Address = 0h) [Reset = X] VSET is shown in Figure 9-21 and described in Table 9-13. Return to the Summary Table. This register controls the output voltage setpoint. Figure 9-21. VSET Register 7 6 5 4 3 2 1 0 VSET R/W-X Table 9-13. VSET Register Field Descriptions Bit Field Type Reset Description 7-0 VSET R/W X Output voltage setpoint (see the range-setting bits in the CONTROL2 register.) Range 1: Output voltage setpoint = 0.4 V + VSET[7:0] × 1.25 mV Range 2: Output voltage setpoint = 0.4 V + VSET[7:0] × 2.5 mV Range 3: Output voltage setpoint = 0.4 V + VSET[7:0] × 5 mV Range 4: Output voltage setpoint = 0.8 V + VSET[7:0] × 10 mV The state of the VSEL pin during power up determines the reset value. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 37 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6.2 CONTROL1 Register (Address = 1h) [Reset = 2Ah] CONTROL1 is shown in Figure 9-22 and described in Table 9-14. Return to the Summary Table. This register controls various device configuration options. Figure 9-22. CONTROL1 Register 7 6 5 4 3 2 RESET SSCEN SWEN FPWMEN DISCHEN HICCUPEN 1 VRAMP 0 R/W-0b R/W-0b R/W-1b R/W-0b R/W-1b R/W-0b R/W-10b Table 9-14. CONTROL1 Register Field Descriptions Bit Field Type Reset Description 7 RESET R/W 0b Reset device 0b = No effect 1b = Resets all registers to their default values Reading this bit always returns 0. 6 SSCEN R/W 0b Spread spectrum clocking enable 0b = SSC operation disabled 1b = SSC operation enabled 5 SWEN R/W 1b Software enable 0b = Switching disabled (register values retained) 1b = Switching enabled (without the enable delay) 4 FPWMEN R/W 0b Forced PWM enable 0b = Power-save operation enabled 1b = Forced-PWM operation enabled This bit is logically ORed with the MODE/SYNC pin. If a high level or a synchronization clock is applied to the MODE/SYNC pin, the device operates in forced-PWM, regardless of the state of this bit. 3 DISCHEN R/W 1b Output discharge enable 0b = Output discharge disabled 1b = Output discharge enabled 2 HICCUPEN R/W 0b Hiccup operation enable 0b = Hiccup operation disabled 1b = Hiccup operation enabled. Do not enable hiccup operation during stacked operation. VRAMP R/W 10b Output voltage ramp speed when changing from one output voltage setting to another 00b = 10 mV/µs 01b = 5 mV/µs 10b = 1.25 mV/µs 11b = 0.5 mV/µs 1-0 38 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6.3 CONTROL2 Register (Address = 2h) [Reset = 9h] CONTROL2 is shown in Figure 9-23 and described in Table 9-15. Return to the Summary Table. This register controls various device configuration options. Figure 9-23. CONTROL2 Register 7 6 5 4 3 2 1 0 RESERVED VRANGE SSTIME R-0000b R/W-10b R/W-01b Table 9-15. CONTROL2 Register Field Descriptions Bit Field Type Reset Description 7-4 RESERVED R 0000b Reserved for future use. For compatibility with future device variants, program these bits to 0. 3-2 VRANGE R/W 10b Output voltage range 00b = 0.4 V to 0.71875 V in 1.25-mV steps 01b = 0.4 V to 1.0375 V in 2.5-mV steps 10b = 0.4 V to 1.675 V in 5-mV steps 11b = 0.8 V to 3.35 V in 10-mV steps 1-0 SSTIME R/W 01b Soft-start ramp time 00b = 0.5 ms 01b = 1 ms 10b = 2 ms 11b = 4 ms Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 39 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6.4 CONTROL3 Register (Address = 3h) [Reset = 0h] CONTROL3 is shown in Figure 9-24 and described in Table 9-16. Return to the Summary Table. This register controls various device configuration options. Figure 9-24. CONTROL3 Register 7 6 5 1 0 RESERVED 4 3 2 SINGLE PGBLNKDVS R-000000b R/W-0b R/W-0b Table 9-16. CONTROL3 Register Field Descriptions 40 Bit Field Type Reset Description 7-2 RESERVED R 000000b Reserved for future use. For compatibility with future device variants, program these bits to 0. 1 SINGLE R/W 0b Single operation. This bit controls the internal EN pulldown and SYNCOUT functions. 0b = EN pin pulldown and SYNCOUT enabled 1b = EN pin pulldown and SYNCOUT disabled. Do not use during stacked operation. 0 PGBLNKDVS R/W 0b Power-good blanking during DVS 0b = PG pin reflects the output of the window comparator. 1b = PG pin is high impedance during DVS. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 9.6.5 STATUS Register (Address = 4h) [Reset = 2h] STATUS is shown in Figure 9-25 and described in Table 9-17. Return to the Summary Table. This register returns the device status flags. Figure 9-25. STATUS Register 7 6 5 4 3 2 1 0 RESERVED HICCUP ILIM TWARN TSHUT PBUV PBOV R-00b R-0b R-0b R-0b R-0b R-1b R-0b Table 9-17. STATUS Register Field Descriptions Bit Field Type Reset Description 7-6 RESERVED R 00b Reserved for future use. For compatibility with future device variants, ignore these bits. 5 HICCUP R 0b Hiccup. This bit reports whether a hiccup event occurred since the last time the STATUS register was read. 0b = No hiccup event occurred 1b = A hiccup event occurred 4 ILIM R 0b Current limit. This bit reports whether an current limit event occurred since the last time the STATUS register was read. 0b = No current limit event occurred 1b = An current limit event occurred 3 TWARN R 0b Thermal warning. This bit reports whether a thermal warning event occurred since the last time the STATUS register was read. 0b = No thermal warning event occurred 1b = A thermal warning event occurred 2 TSHUT R 0b Thermal shutdown. This bit reports whether a thermal shutdown event occurred since the last time the STATUS register was read. 0b = No thermal shutdown event occurred 1b = A thermal shutdown event occurred 1 PBUV R 1b Power-bad undervoltage. This bit reports whether a power-bad event (output voltage too low) occurred since the last time the STATUS register was read. 0b = No power-bad undervoltage event occurred 1b = A power-bad undervoltage event occurred 0 PBOV R 0b Power-bad overvoltage. This bit reports whether a power-bad event (output voltage too high) occurred since the last time the STATUS register was read. 0b = No power-bad overvoltage event occurred 1b = A power-bad overvoltage event occurred Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 41 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10 Application and Implementation Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. 10.1 Application Information The following section discusses selection of the external components to complete the power supply design for typical a application. 10.2 Typical Application 110 nH ±20% VIN 3.3 V VIN VIN 20 k VIO CIN 0.75 V SW COUT MODE/SYNC EN Load VOSNS GOSNS SDA SCL I2C RZ VSEL FSEL CC2 6.2 k 3.3 V CC 10 k COMP 1 k PG SYNC_OUT GND GND PG 10 pF Figure 10-1. Typical Application Schematic 10.2.1 Design Requirements Table 10-1 lists the operating parameters for this application example. Table 10-1. Design Parameters Symbol VIN VOUT TOLVOUT Output voltage 0.75 V Output voltage tolerance allowed by the application ±3.3% Output voltage tolerance of the TPS6287x-Q1 (DC accuracy) ΔIOUT Output current load step tt Load step transition time L TOLIND gm τ Value 3.3 V TOLDC fSW 42 Parameter Input voltage ±1% ±7.5 A 1 μs Switching frequency 2.25 MHz Inductance 110 nH Inductor tolerance ±20% Error amplifier transconductance 1.5 mS Internal timing parameter 12.5 μs Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 Table 10-1. Design Parameters (continued) Symbol Parameter Value TOLτ Tolerance of the internal timing parameter ±30% kBW Ratio of switching frequency to converter bandwidth (must be ≥ 4) 4 Nɸ Number of phases 1 Preliminary Calculations The maximum allowable deviation of the power supply is ±3.3%. The DC accuracy of the TPS6287x-Q1 is specified as ±1%, therefore, the maximum output voltage variation during a transient is given by: ∆ VOUT = ± VOUT × 3.3%  – 1% = ± 17.25 mV (4) 10.2.2 Detailed Design Procedure The following subsections describe how to calculate the external components required to meet the specified transient requirements of a given application. The calculations include the worst-case variation of components and use the RMS method to combine the variation of uncorrelated parameters. 10.2.2.1 Selecting the Inductor The TPS6287x-Q1 devices have been optimized for inductors in the range 50 nH to 300 nH. If the transient response of the converter is limited by the slew rate of the current in the inductor, using a smaller inductor can improve performance. However, the output ripple current increases as the value of the inductor decreases, and higher output current ripple generates higher output voltage ripple, which adds to the transient overshoot or undershoot. The optimal configuration for a given application is always a trade-off between a number of parameters. TI recommends a starting value of 110 nH for typical applications. The peak-to-peak inductor current ripple is given by: V V   –  V IN OUT IL PP = VOUT Nɸ × L × f sw IN IL PP = 0.75 3.3 (5) 3.3  – 0.75 = 2.342 A 1 × 110 × 10–9 × 2.25 × 106 (6) Table 10-2 lists a number of inductors suitable for use with this application. This list is not exhaustive and other inductors from other manufacturers can also be suitable. Table 10-2. List of Recommended Inductors Inductance (1) Current Rating Dimensions (ISAT at 25°C) (L × W × H) Part Number(1) DC Resistance 92 nH 24 A 4 × 4 × 1.2 mm 5.2 mΩ (typical) Coilcraft, XEL4012-920NE 100 nH 30 A 4 × 4 × 3.2 mm 1.5 mΩ (typical) Coilcraft, XEL4030-101ME 110 nH 29 A 4 × 4 × 2.1 mm 1.4 mΩ (typical) Coilcraft, XGL4020-111ME 110 nH 29 A 3.2 × 2.5 × 2.5 mm 1.9 mΩ (typical) TDK, CLT32-R11 55 nH 39.5 A 3.2 × 2.5 × 2.5 mm 1.0 mΩ (typical) TDK, CLT32-55N 110 nH 17.0 A 3.2 × 2.5 × 2.5 mm 3.0 mΩ (typical) Cyntec, VCTA32252E-R11MS6 100 nH 25 A 4.2 × 4.0 × 2.1 mm 1.9 mΩ (typical) Cyntec, VCHA042A-R10MS62M 100 nH 44 A 5.45 × 5.25 × 2.8 mm 0.8 mΩ (typical) Cyntec, VCHW053T-R10NMS5 See the Third-Party Products Disclaimer. 10.2.2.2 Selecting the Input Capacitors As with all buck converters, the input current of the TPS6287x-Q1 devices is discontinuous. The input capacitors provide a low-impedance energy source for the device, and their value, type, and location are critical for correct Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 43 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 operation. TI recommends low-ESR multilayer ceramic capacitors for best performance. In practice, the total input capacitance is typically comprised of a combination of different capacitors, in which larger capacitors provide the decoupling at lower frequencies and smaller capacitors provide the decoupling at higher frequencies. The TPS6287x-Q1 devices feature a butterfly layout with two pairs of VIN and GND pins on opposite sides of the package. This allows the input capacitors to be placed symmetrically on the PCB so that the electromagnetic fields generated cancel each other out, thereby reducing EMI. The duty cycle of the converter is given by: V D = η ×OUT VIN (7) D = 0.90.75 × 3.3 = 0.253 (8) where • VIN is the input voltage. • VOUT is the output voltage. • η is the efficiency. The value of input capacitance needed to meet the input voltage ripple requirements is given by: CIN = D × 1 − D × IOUT VIN PP × f sw (9) where • D is the duty cycle. • fsw is the switching frequency. • L is the inductance. • IOUT is the output current. 100mV is used as the input voltage ripple target. CIN = 0.253 × 1 − 0.253 × 11.3 = 9.5 μF 0.1 × 2.25 × 106 (10) The value of CIN calculated with Equation 9 is the effective capacitance after all derating, tolerance, and aging effects have been considered. 5 µF effective capacitance per input pin is required. TI recommends multilayer ceramic capacitors with an X7R dielectric (or similar) for CIN, and these capacitors must be placed as close to the VIN and GND pins as possible to minimize the loop area. Table 10-3 lists a number of capacitors suitable for this application. This list is not exhaustive and other capacitors from other manufacturers can also be suitable. Table 10-3. List of Recommended Input Capacitors Dimensions Capacitance (1) 44 mm (Inch) Voltage Rating Manufacturer, Part Number(1) 470 nF ±10% 1005 (0402) 10 V Murata, GCM155C71A474KE36D 470 nF ±10% 1005 (0402) 10 V TDK, CGA2B3X7S1A474K050BB 10 μF ±10% 2012 (0805) 10 V Murata, GCM21BR71A106KE22L 10 μF ±10% 2012 (0805) 10 V TDK, CGA4J3X7S1A106K125AB 22 μF ±10% 3216 (1206) 10 V Murata, GCM31CR71A226KE02L 22 μF ±20% 3216 (1206) 10 V TDK, CGA5L1X7S1A226M160AC See the Third-Party Products Disclaimer. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10.2.2.3 Selecting the Compensation Resistor Use Equation 11 to calculate the recommended value of compensation resistor, RZ: RZ = g1 m IL PP × L 2 Nɸ   –  1 4 × τ × ∆ VOUT π × ∆ IOUT + 1 RZ = 1.5 × 10–3 1 + TOLIND2 + TOLτ2 –9 π × 7.5 + 2.342 × 110 ×1 10 2   –  1 4 × 12.5 × 10–6 × 17.25 × 10–3 (11) 1 + 20%2 + 30%2 = 2.244 kΩ (12) Rounding up, the closest standard value from the E24 series is 2.4 kΩ. 10.2.2.4 Selecting the Output Capacitors In practice, the total output capacitance is typically comprised of a combination of different capacitors, in which larger capacitors provide the load current at lower frequencies and smaller capacitors provide the load current at higher frequencies. The value, type, and location of the output capacitors are critical for correct operation. TI recommends low-ESR multilayer ceramic capacitors with an X7R dielectric (or similar) for best performance. The TPS6287x devices feature a butterfly layout with two GND pins on opposite sides of the package. This allows the output capacitors to be placed symmetrically on the PCB such that the electromagnetic fields generated cancel each other out, thereby reducing EMI. The transient response of the converter is limited by one of two criteria: • The slew rate of the current through the inductor, in which case, the feedback loop of the converter saturates. • The maximum allowed ratio of converter bandwidth to switching frequency, in which the converter remains in regulation (that is, its loop does not saturate). TI recommends a minimum ratio of four for typical applications. Which of the above criteria applies in any given application depends on the operating conditions and component values used. Therefore, TI recommends that the user calculate the output capacitance for both cases, and select the higher of the two values. If the converter remains in regulation, the minimum output required capacitance is given by: COUT min reg = COUT min reg = τ × 1 + gm × RZ f 2 × π × L × SW 4 Nɸ 1 + TOLτ2 + TOLIND2 + TOLfSW2 12.5 × 10–6 × 1 + 1.5 × 10–3 × 2.4 × 103 –9 × 106 2 × π × 110 ×1 10 × 10–9 × 2.25 4 (13) 1 + 30%2 + 20%2 + 10%2 = 203.2 μF (14) If the converter loop saturates, the minimum output capacitance is given by: COUT min sat = ∆ V1 OUT IL PP L × ∆I OUT + 2 Nɸ 2 × VOUT 1 COUT min sat = 17.25 × 10–3 2  –  ∆ IOUT × tt 2 1 + TOLIND 110 × 10–9 × 7.5 + 2.342 2 –6 1 2   –   7.5 × 12× 10 2 × 0.75 (15) 1 + 20% = 122.7 μF (16) In this case, choose COUT(min) = 203 µF as the larger of the two values for the output capacitance. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 45 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 When calculating worst-case component values, use the value calculated above as the minimum output capacitance required. For ceramic capacitors, the maximum capacitance when considering tolerance, DC bias, temperature, and aging effects is typically two times the minimum capacitance. In this case, the maximum capacitance COUT(max) is 406 μF. Table 10-4. List of Recommended Output Capacitors Dimensions Capacitance (1) mm (Inch) Voltage Rating Manufacturer, Part Number(1) 22 μF ±20% 2012 (0805) 6.3 V TDK, CGA4J1X7T0J226M125AC 22 μF ±10% 2012 (0805) 6.3 V Murata, GCM31CR71A226KE02 47 μF ±20% 3216 (1206) 4V TDK, CGA5L1X7T0G476M160AC 47 μF ±20% 2012 (1210) 6.3 V Murata, GCM32ER70J476ME19 100 μF ±20% 3225 (1210) 4V TDK, CGA6P1X7T0G107M250AC 100 μF ±20% 3216 (1210) 6.3 V Murata, GRT32EC70J107ME13 See the Third-Party Products Disclaimer. 10.2.2.5 Selecting the Compensation Capacitor, CC First, use Equation 17 to calculate the bandwidth of the inner loop: BWINNER = BWINNER = τ 2π × L × COUT max Nɸ (17) 12.5 × 10–6 = 89 kHz 110 × 10–9 × 203.2 × 10–6 2π × 1 (18) Next, calculate the product of gmRZ: gm × RZ = 1.5 × 10–3 × 2.4 × 103 = 3.6 (19) If gmRZ > than 1, use Equation 20 to calculate the recommended value of CC. If gmRZ < 1, use Equation 22 to calculate the recommended value of CC. CC = CC = 2 π × BWINNER × gm × RZ2 (20) 2 2 = 0.828 nF 3 π × 89 × 10 × 1.5 × 10–3 × 2.4 × 103 (21) The closest standard value from the E12 series is 0.82 nF. 2×g CC = π × BW m INNER (22) 10.2.2.6 Selecting the Compensation Capacitor, CC2 The compensation capacitor, CC2, is an optional capacitor that TI recommends the user include to bypass high-frequency noise away from the COMP pin. The value of this capacitor is not critical; 10-pF or 22-pF capacitors are suitable for typical applications. 46 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 100 0.405 90 0.404 80 0.403 70 0.402 Output Voltage (V) Efficiency (%) 10.2.3 Application Curves 60 50 40 30 0.401 0.400 0.399 0.398 0.397 20 10 0 0 2 4 6 8 10 Output Current (A) 12 VIN = 3.3 V VIN = 5 V 0.396 VIN = 3.3 V VIN = 5 V 0.395 0 14 15 2 4 14 15 Figure 10-3. Load Regulation Figure 10-2. Efficiency 100 0.505 90 0.504 80 0.503 70 0.502 Output Voltage (V) Efficiency (%) 12 VOUT = 0.4 V VOUT = 0.4 V 60 50 40 30 0.501 0.500 0.499 0.498 0.497 20 0 0 2 4 6 8 10 Output Current (A) 12 VIN = 3.3 V VIN = 5 V 0.496 VIN = 3.3 V VIN = 5 V 10 0.495 0 14 15 2 4 6 8 10 Output Current (A) 12 14 15 VOUT = 0.5 V VOUT = 0.5 V Figure 10-5. Load Regulation Figure 10-4. Efficiency 100 0.755 90 0.754 80 0.753 70 0.752 Output Voltage (V) Efficiency (%) 6 8 10 Output Current (A) 60 50 40 30 0.751 0.750 0.749 0.748 0.747 20 VIN = 3.3 V VIN = 5 V 10 0 0 2 4 6 8 10 Output Current (A) VOUT = 0.75 V Figure 10-6. Efficiency Copyright © 2023 Texas Instruments Incorporated 12 14 15 VIN = 3.3 V VIN = 5 V 0.746 0.745 0 2 4 6 8 10 Output Current (A) 12 14 15 VOUT = 0.75 V Figure 10-7. Load Regulation Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 47 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 100 0.880 90 0.879 80 0.878 70 0.877 Output Voltage (V) Efficiency (%) 10.2.3 Application Curves (continued) 60 50 40 30 0.876 0.875 0.874 0.873 0.872 20 10 0 0 2 4 6 8 10 Output Current (A) 12 VIN = 3.3 V VIN = 5 V 0.871 VIN = 3.3 V VIN = 5 V 0.870 0 14 15 2 4 12 14 15 VOUT = 0.875 V VOUT = 0.875 V Figure 10-9. Load Regulation Figure 10-8. Efficiency 100 1.055 90 1.054 80 1.053 70 1.052 Output Voltage (V) Efficiency (%) 6 8 10 Output Current (A) 60 50 40 30 1.051 1.050 1.049 1.048 1.047 20 VIN = 3.3 V VIN = 5 V 10 0 0 2 4 6 8 10 Output Current (A) 12 14 15 VIN = 3.3 V VIN = 5 V 1.046 1.045 0 2 4 6 8 10 Output Current (A) 12 14 15 VOUT = 1.05 V VOUT = 1.05 V Figure 10-11. Load Regulation Figure 10-10. Efficiency 1.0100 Output Voltage (Normalized) 1.0075 1.0050 1.0025 1.0000 0.9975 0.9950 0.9925 0.9900 2.5 3.0 3.5 4.0 4.5 Input Voltage (V) 5.0 IOUT = 10 A 5.5 6.0 Figure 10-13. Line Transient Response Figure 10-12. Line Regulation 48 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10.2.3 Application Curves (continued) IOUT = 2 A ΔIOUT = 7.5 A CH1 = 50 mV/A Figure 10-15. PWM-CCM Operation Figure 10-14. Load Transient Response IOUT = 750 mA IOUT = 75 mA Figure 10-16. PWM-DCM Operation Figure 10-17. PFM Operation Load = 0.75 Ω FSEL = 2.25 MHz f(SYNC) = 2 MHz Figure 10-19. Synchronization to an External Clock VOUT = 0.75 V IOUT = 11.5A Figure 10-18. Spread Spectrum Operation Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 49 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10.2.3 Application Curves (continued) Load = 0.75 Ω Load = 7.5 Ω Figure 10-20. Start-Up Using the EN Pin Figure 10-21. Shutdown Using the EN Pin (Discharge Enabled) Load = 7.5 Ω Figure 10-23. Current Limit (Hiccup) Figure 10-22. Shutdown (Discharge Enabled) 10.3 Best Design Practices INCORRECT CORRECT TPS6287x-Q1 TPS6287x-Q1 2.7 V to 6 V 2.7 V to 6 V VIN VIN  15 kΩ EN EN INCORRECT CORRECT TPS6287x-Q1 TPS6287x-Q1 2.7 V to 6 V 2.7 V to 6 V VIN VIN  15 k ENABLE 50 Submit Document Feedback EN ENABLE EN Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10.4 Power Supply Recommendations The TPS6287x-Q1 family has no special requirements for its input power supply. The output current rating of the input power supply must be rated according to the supply voltage and current requirements of the TPS6287x-Q1. 10.5 Layout 10.5.1 Layout Guidelines Achieving the performance the TPS6287x-Q1 devices are capable of requires proper PDN and PCB design. TI therefore recommends the user perform a power integrity analysis on their design. There are a number of commercially available power integrity software tools, and the user can use these tools to model the effects on performance of the PCB layout and passive components. In addition to the use of power integrity tools, TI recommends the following basic principles: • Place the input capacitors close to the VIN and GND pins. Position the input capacitors in order of increasing size, starting with the smallest capacitors closest to the VIN and GND pins. Use an identical layout for both VIN-GND pin pairs of the package, to gain maximum benefit from the butterfly configuration. • Place the inductor close to the device and keep the SW node small. • Connect the exposed thermal pad and the GND pins of the device together. Use multiple thermal vias to connect the exposed thermal pad of the device to one or more ground planes (TI's EVM uses nine 150-µm thermal vias). • Use multiple power and ground planes. • Route the VOSNS and GOSNS remote sense lines as a differential pair and connect them to the lowestimpedance point of the PDN. If the desired connection point is not the lowest impedance point of the PDN, optimize the PDN until it is. Do not route the VOSNS and GOSNS close to any of the switch nodes. • Connect the compensation components between VOSNS and GOSNS. Do not connect the compensation components directly to power ground. • Use multiple vias to connect each capacitor pad to the power and ground planes (TI's EVM typically uses four vias per pad). • Use plenty of stitching vias to ensure a low impedance connection between different power and ground planes. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 51 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 10.5.2 Layout Example Figure 10-24 shows the top layer of one of the evaluation modules for this device. It demonstrates the practical implementation of the PCB layout principles previously listed. The user can find a complete set drawings of all the layers used in this PCB in the evaluation module's user guide. GND VIN COUT L VOUT CIN CIN COUT VIN GND Figure 10-24. Layout Example 52 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 TPS62870-Q1, TPS62871-Q1, TPS62872-Q1, TPS62873-Q1 www.ti.com SLVSFJ3C – MAY 2022 – REVISED OCTOBER 2023 11 Device and Documentation Support 11.1 Device Support 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. 11.2 Documentation Support 11.2.1 Related Documentation For related documentation see the following: Texas Instruments, Semiconductor and IC Package Thermal Metrics application report 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. 11.4 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. 11.5 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: TPS62870-Q1 TPS62871-Q1 TPS62872-Q1 TPS62873-Q1 53 PACKAGE OPTION ADDENDUM www.ti.com 6-Dec-2023 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan (2) Lead finish/ Ball material MSL Peak Temp Op Temp (°C) Device Marking (3) Samples (4/5) (6) TPS62870N0QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870N0B Samples TPS62870QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870B Samples TPS62870Y0QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870Y0B Samples TPS62870Y1QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870Y1B Samples TPS62870Y2QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870Y2B Samples TPS62870Y3QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 870Y3B Samples TPS62871N0QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 871N0B Samples TPS62871QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 871B Samples TPS62871Y1QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 871Y1B Samples TPS62872N0QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 872N0B Samples TPS62872QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 872B Samples TPS62872Y1QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 872Y1B Samples TPS62872Y4QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 872Y4B Samples TPS62873QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 873B Samples TPS62873Y1QWRXSRQ1 ACTIVE VQFN-FCRLF RXS 16 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 873Y1B Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. Addendum-Page 1 PACKAGE OPTION ADDENDUM www.ti.com 6-Dec-2023 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of
TPS62873QWRXSRQ1 价格&库存

很抱歉,暂时无法提供与“TPS62873QWRXSRQ1”相匹配的价格&库存,您可以联系我们找货

免费人工找货