0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CAT25C16APA-90T

CAT25C16APA-90T

  • 厂商:

    CATALYST

  • 封装:

  • 描述:

    CAT25C16APA-90T - 16K-Bit CMOS PARALLEL EEPROM - Catalyst Semiconductor

  • 数据手册
  • 价格&库存
CAT25C16APA-90T 数据手册
CAT28C16A 16K-Bit CMOS PARALLEL EEPROM FEATURES I Fast read access times: 90 ns, 120 ns, 200 ns I Low power CMOS cissipation: H GEN FR ALO EE LE A D F R E ETM I End of write detection: DATA polling DATA I Hardware write protection I CMOS and TTL compatible I/O I 10,000 or 100,000 Program/erase cycles I 10 or 100 year data retention I Commercial, industrial and automotive –Active: 25 mA Max. –Standby: 100 µA Max. I Simple write operation: –On-chip address and data latches –Self-timed write cycle with auto-clear I Fast write cycle time: 10ms max temperature ranges DESCRIPTION The CAT28C16A is a fast, low power, 5V-only CMOS Parallel EEPROM organized as 2K x 8-bits. It requires a simple interface for in-system programming. On-chip address and data latches, self-timed write cycle with auto-clear and VCC power up/down write protection eliminate additional timing and protection hardware. DATA Polling signals the start and end of the self-timed write cycle. Additionally, the CAT28C16A features hardware write protection. The CAT28C16A is manufactured using Catalyst’s advanced CMOS floating gate technology. It is designed to endure 10,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 24-pin DIP and SOIC or 32-pin PLCC packages. BLOCK DIAGRAM A4–A10 ADDR. BUFFER & LATCHES INADVERTENT WRITE PROTECTION ROW DECODER 2,048 x 8 EEPROM ARRAY VCC HIGH VOLTAGE GENERATOR CE OE WE CONTROL LOGIC I/O BUFFERS TIMER DATA POLLING I/O0–I/O7 A0–A3 ADDR. BUFFER & LATCHES COLUMN DECODER © 2004 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice 1 Doc. No. 1076, Rev. D CAT28C16A PIN CONFIGURATION DIP Package (P, L) A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 VSS 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 VCC A8 A9 WE OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 SOIC Package (J, K, W, X) A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 VSS 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 VCC A8 A9 WE OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 PLCC Package (N, G) A7 NC NC NC VCC WE NC 4 3 2 1 32 31 30 A6 A5 A4 A3 A2 A1 A0 NC I/O0 5 6 7 8 9 10 11 12 29 28 27 26 25 24 23 22 A8 A9 NC NC OE A10 CE I/O7 I/O6 TOP VIEW 13 21 14 15 16 17 18 19 20 I/O1 I/O2 VSS NC I/O3 I/O4 I/O5 PIN FUNCTIONS Pin Name A0–A10 I/O0–I/O7 CE OE WE VCC VSS NC Function Address Inputs Data Inputs/Outputs Chip Enable Output Enable Write Enable 5V Supply Ground No Connect MODE SELECTION Mode Read Byte Write (WE Controlled) Byte Write (CE Controlled) Standby, and Write Inhibit Read and Write Inhibit H X CE L L L X H WE H OE L H H X H I/O DOUT DIN DIN High-Z High-Z Power ACTIVE ACTIVE ACTIVE STANDBY ACTIVE CAPACITANCE TA = 25°C, f = 1.0 MHz, VCC = 5V Symbol CI/O(1) CIN(1) Test Input/Output Capacitance Input Capacitance Max. 10 6 Units pF pF Conditions VI/O = 0V VIN = 0V Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. Doc. No. 1076, Rev. D 2 CAT28C16A ABSOLUTE MAXIMUM RATINGS* Temperature Under Bias ................. –55°C to +125°C Storage Temperature ....................... –65°C to +150°C Voltage on Any Pin with Respect to Ground(2) ........... –2.0V to +VCC + 2.0V VCC with Respect to Ground ............... –2.0V to +7.0V Package Power Dissipation Capability (Ta = 25°C) ................................... 1.0W Lead Soldering Temperature (10 secs) ............ 300°C Output Short Circuit Current(3) ........................ 100 mA RELIABILITY CHARACTERISTICS Symbol NEND (1, 7) *COMMENT Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. Parameter Endurance Data Retention ESD Susceptibility Latch-Up Min 100,000 100 2000 100 Max Units Cycles/Byte Years Volts mA TDR(1, 7) VZAP (1) ILTH(1)(4) D.C. OPERATING CHARACTERISTICS VCC = 5V ±10%, unless otherwise specified. Limits Symbol ICC ICCC(5) ISB ISBC(6) ILI ILO VIH(6) VIL(5) VOH VOL VWI Parameter VCC Current (Operating, TTL) VCC Current (Operating, CMOS) VCC Current (Standby, TTL) VCC Current (Standby, CMOS) Input Leakage Current Output Leakage Current High Level Input Voltage Low Level Input Voltage High Level Output Voltage Low Level Output Voltage Write Inhibit Voltage 3.0 –10 –10 2 –0.3 2.4 0.4 Min Typ Max 35 25 1 100 10 10 VCC +0.3 0.8 Units mA mA mA µA µA µA V V V V V IOH = –400µA IOL = 2.1mA Test Conditions CE = OE = VIL, f = 1/tRC min, All I/O’s Open CE = OE = VILC, f = 1/tRC min, All I/O’s Open CE = VIH, All I/O’s Open CE = VIHC, All I/O’s Open VIN = GND to VCC VOUT = GND to VCC, CE = VIH Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) The minimum DC input voltage is –0.5V. During transitions, inputs may undershoot to –2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is VCC +0.5V, which may overshoot to VCC +2.0V for periods of less than 20 ns. (3) Output shorted for no more than one second. No more than one output shorted at a time. (4) Latch-up protection is provided for stresses up to 100mA on address and data pins from –1V to VCC +1V. (5) VILC = –0.3V to +0.3V. (6) VIHC = VCC –0.3V to VCC +0.3V. (7) For the CAT28C16A-20, the minimum endurance is 10,000 cycles and the minimum data retention is 10 years. Doc. No. 1076, Rev. D 3 CAT28C16A A.C. CHARACTERISTICS, Read Cycle VCC = 5V ±10%, unless otherwise specified. 28C16A-90 Symbol tRC tCE tAA tOE tLZ(1) tOLZ(1) tHZ(1)(2) tOHZ(1)(2) tOH(1) Parameter Read Cycle Time CE Access Time Address Access Time OE Access Time CE Low to Active Output OE Low to Active Output CE High to High-Z Output OE High to High-Z Output Output Hold from Address Change 0 0 0 50 50 0 Min 90 90 90 50 0 0 50 50 0 Max 28C16A-12 Min 120 120 120 60 0 0 55 55 Max 28C16A-20 Min 200 200 200 80 Max Units ns ns ns ns ns ns ns ns ns Figure 1. A.C. Testing Input/Output Waveform(3) 2.4 V INPUT PULSE LEVELS 0.45 V 0.8 V 2.0 V REFERENCE POINTS Figure 2. A.C. Testing Load Circuit (example) 1.3V 1N914 3.3K DEVICE UNDER TEST OUT CL = 100 pF CL INCLUDES JIG CAPACITANCE Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) Output floating (High-Z) is defined as the state when the external data line is no longer driven by the output buffer. (3) Input rise and fall times (10% and 90%) < 10 ns. Doc. No. 1076, Rev. D 4 CAT28C16A A.C. CHARACTERISTICS, Write Cycle VCC = 5V ±10%, unless otherwise specified. 28C16A-90 Symbol tWC tAS tAH tCS tCH tCW(2) tOES tOEH tWP(2) tDS tDH tDL tINIT(1) Parameter Write Cycle Time Address Setup Time Address Hold Time CE Setup Time CE Hold Time CE Pulse Time OE Setup Time OE Hold Time WE Pulse Width Data Setup Time Data Hold Time Data Latch Time Write Inhibit Period After Power-up 0 100 0 0 110 0 0 110 60 0 5 .05 10 100 Min Max 5 0 100 0 0 110 0 0 110 60 0 5 .05 10 100 28C16A-12 Min Max 5 10 100 0 0 150 15 15 150 50 10 50 5 20 28C16A-20 Min Max 10 Units ms ns ns ns ns ns ns ns ns ns ns ns ms Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) A write pulse of less than 20ns duration will not initiate a write cycle. Doc. No. 1076, Rev. D 5 CAT28C16A DEVICE OPERATION Read Data stored in the CAT28C16A is transferred to the data bus when WE is held high, and both OE and CE are held Figure 3. Read Cycle tRC ADDRESS tCE CE tOE OE VIH WE tLZ tOLZ DATA OUT HIGH-Z tOH DATA VALID tAA tOHZ tHZ DATA VALID low. The data bus is set to a high impedance state when either CE or OE goes high. This 2-line control architecture can be used to eliminate bus contention in a system environment. Figure 4. Byte Write Cycle [WE Controlled] tWC ADDRESS tAS tCS CE tAH tCH OE tOES WE tDL DATA OUT HIGH-Z tWP tOEH DATA IN DATA VALID tDS tDH Doc. No. 1076, Rev. D 6 CAT28C16A Byte Write A write cycle is executed when both CE and WE are low, and OE is high. Write cycles can be initiated using either WE or CE, with the address input being latched on the falling edge of WE or CE, whichever occurs last. Data, conversely, is latched on the rising edge of WE or CE, whichever occurs first. Once initiated, a byte write cycle automatically erases the addressed byte and the new data is written within 10 ms. Figure 5. Byte Write Cycle [CE Controlled] ADDRESS tAS tAH tCW CE DATA Polling DATA polling is provided to indicate the completion of a byte write cycle. Once a byte write cycle is initiated, attempting to read the last byte written will output the complement of that data on I/O7 (I/O0–I/O6 are indeterminate) until the programming cycle is complete. Upon completion of the self-timed byte write cycle, all I/O’s will output true data during a read cycle. tWC tDL tOEH OE tCS WE HIGH-Z DATA OUT tOES tCH DATA IN DATA VALID tDS tDH Figure 6. DATA Polling ADDRESS CE WE tOEH OE tWC I/O7 DIN = X DOUT = X DOUT = X tOE tOES Doc. No. 1076, Rev. D 7 CAT28C16A HARDWARE DATA PROTECTION The following is a list of hardware data protection features that are incorporated into the CAT28C16A. (1) VCC sense provides for write protection when VCC falls below 3.0V min. (2) A power on delay mechanism, tINIT (see AC characteristics), provides a 5 to 20 ms delay before a write sequence, after VCC has reached 3.0V min. (3) Write inhibit is activated by holding any one of OE low, CE high or WE high. (4) Noise pulses of less than 20 ns on the WE or CE inputs will not result in a write cycle. Doc. No. 1076, Rev. D 8 CAT28C16A ORDERING INFORMATION Prefix CAT Device # 28C16A N Suffix I -20 T Optional Company ID Product Number Temperature Range * Tape & Reel Package P: PDIP N: PLCC J: SOIC (JEDEC) K: SOIC (EIAJ) L: PDIP (Lead free, Halogen free) G: PLCC (Lead free, Halogen free) W: SOIC (JEDEC) (Lead free, Halogen free) X: SOIC (EIAJ) (Lead free, Halogen free) * -40˚C to +125˚C is available upon request Speed 90: 90ns 12: 120ns 20: 200ns Notes: (1) The device used in the above example is a CAT28C16ANI-20T (PLCC, Industrial temperature, 200 ns Access Time, Tape & Reel). Doc. No. 1076, Rev. D 9 REVISION HISTORY Date 3/30/2004 Revision Comments A Added Green packages in all areas Delete data sheet designation Update Block Diagram Update Ordering Information Update Revision History Update Rev Number Update Features Update AC Characteristics tables Update Ordering Information Minor changes 04/19/04 B 09/21/04 C 09/22/04 D Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: DPP ™ AE2 ™ Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company’s corporate office at 408.542.1000. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com Publication #: Revison: Issue date: 1076 D 09/22/04
CAT25C16APA-90T 价格&库存

很抱歉,暂时无法提供与“CAT25C16APA-90T”相匹配的价格&库存,您可以联系我们找货

免费人工找货