0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
DS2186S+

DS2186S+

  • 厂商:

    AD(亚德诺)

  • 封装:

    SOIC20

  • 描述:

    IC DRIVER 1/0 20SOIC

  • 数据手册
  • 价格&库存
DS2186S+ 数据手册
DS2186 DS2186 Transmit Line Interface FEATURES • Line interface for T1 (1.544 MHz) and CEPT (2.048 MHz) primary rate networks • On–chip transmit LBO (line build out) and line drivers PIN ASSIGNMENT TAIS 1 20 LCLK ZCSEN 2 19 LPOS TCLKSEL 3 18 LNEG LEN0 4 17 TCLK LEN1 5 16 TPOS LEN2 6 15 TNEG VDD 7 14 LB TTIP 8 13 MTIP • Compatible with DS2180A T1 and DS2181A CEPT TRING 9 12 MRING Transceivers DS2141A T1 and DS2143 E1 Controllers VSS 10 11 LF eliminate external components • Programmable output pulse shape supports short– and long–loop applications • Supports bipolar and unipolar input data formats • Transparent B8ZS and HDB3 zero code suppression modes 20–PIN DIP (300 MIL) • Companion to the DS2187 Receive Line Interface and DS2188 T1/CEPT Jitter Attenuator • Single 5V supply; low–power CMOS technology TAIS 1 20 LCLK ZCSEN 2 19 LPOS TCLKSEL 3 18 LNEG LEN0 4 17 TCLK LEN1 5 16 TPOS LEN2 6 15 TNEG VDD 7 14 LB TTIP 8 13 MTIP TRING 9 12 MRING 10 11 LF VSS 20–PIN SOIC (300 Mil) DESCRIPTION The DS2186 T1/CEPT Transmit Line Interface Chip interfaces user equipment to North American (T1–1.544 MHz) and European (CEPT–2.048 MHz) primary rate communications networks. The device is compatible with all types of twisted pair and coax cable found in such networks. Key on–chip components include: programmable wave shaping circuitry, line drivers, remote loopback, and zero suppression logic. A line–coupling transformer is the only external component required. Short loop (DSX–1, 0 to 655 feet) and long loop (CSU; 0 dB, –7.5 dB and –15 dB) pulse templates found in T1 applications are supported. Appropriate CCITT recommendations are met in the CEPT mode. Application areas include DACS, CSU, CPE, channel banks, and PABX–to–computer interfaces such as DMI and CPI. The DS2186 supports ISDN–PRI (Primary Rate Interface) specifications. 022798 1/11 DS2186 DS2186 BLOCK DIAGRAM Figure 1 VSS LNEG LPOS TTIP LCLK INPUT DATA MUX TNEG ZERO CODE SUPPRESSION CIRCUITRY WAVESHAPPING CIRCUITRY LINE DRIVERS TPOS TRING TCLK MTIP LB ZCSEN LEN0 LEN1 LINE DRIVER MONITOR LEN2 TAIS TCLKSEL MRING LF VDD SYSTEM LEVEL INTERCONNECT Figure 2 DS2187 DVDD LCAP RAIS NC AIS ZCSEN BPV RCLKSEL RTIP RRING RECEIVE PAIR 1:2 LOCK AVSS RCL DS2180A/DS2181A RPOS RPOS TSER RNEG RNEG RSER RCLK DVSS RCLK DS2186 VDD LCLK RST ZCSEN LNEG INT LEN0 LPOS LEN1 TCLK TCLK SCLK LEN2 TPOS TPOS SDO TCLKSEL TNEG TNEG SDI TAIS TRANSMIT PAIR TTIP TRING 1.35:1 VSS CS LB MTIP MRING LF 0.47 µF NONPOLARIZED SYSTEM CONTROLLER (DS5000) 022798 2/11 SYSTEM BACKPLANE 10 µF AVDD DS2186 PIN DESCRIPTION Table 1 PIN SYMBOL TYPE DESCRIPTION 1 TAIS I Transmit Alarm Indication Signal. When high, output data is forced to all ones at the TCLK (LB=0) or LCLK (LB=1) rate. 2 ZCSEN I Zero Code Suppression Enable. When high, B8ZS or HDB3 encoder enabled. 3 TCLKSEL I Transmit Clock Select. Tie to VSS for 1.544 MHz (T1) applications, to VDD for 2.048 MHz (CEPT) applications. 4 5 6 LEN0 LEN1 LEN2 I Length Select 0, 1 and 2. State determines output T1 waveform shape and characteristics. 7 VDD – Positive Supply. 5.0 volts. 8 9 TTIP, TRING O Transmit Tip and Ring. Line driver outputs; connect to transmit line transformer. 10 VSS – Signal Ground. 0.0 volts. 11 LF O Line Fault. Open collector active low output. Held low during an output driver fault and/or failure; tri–stated otherwise. 12 13 MRING, MTIP I Monitor Tip and Ring. Normally connected to TTIP and TRING. Sense inputs for line fault detection circuitry. 14 LB I Loopback. When high, input data is sampled at LPOS and LNEG on falling edges of LCLK; when low, input data is sampled at TPOS and TNEG on falling TCLK. 15 16 TNEG, TPOS I Transmit Data. Sampled on falling edges of TCLK when LB=0. 17 TCLK I Transmit Clock. 1.544 MHz or 2.048 MHz primary data clock. 18 19 LNEG, LPOS I Loopback Data. Sampled on falling edges of LCLK when LB=1. 20 LCLK I Loopback Clock. 1.544 MHz or 2.048 MHz loopback data clock. INPUT DATA MODES ALARM INDICATION SIGNAL Input data is sampled on the falling edge of TCLK or LCLK and can be bipolar (dual rail) or unipolar (single rail, NRZ). TPOS, TNEG and TCLK are the data and clock inputs when LB=0, LPOS, LNEG and LCLK when LB=1. TPOS and TNEG (LPOS and LNEG) must be tied together in NRZ applications. When TAIS is set, an all ones code is continuously transmitted at the TCLK rate (LB=0) or the LCLK rate (LB=1). ZERO CODE SUPPRESSION MODES Transmitted data is treated transparently (no zero code suppression) when ZCSEN=0. HDB3 code words replace any all–zero nibble when ZCSEN=1 and TCLKSEL=1. B8ZS code words replace any incoming all–zero byte when ZCSEN=1 and TCLKSEL=0. WAVE SHAPING The device supports T1 short loop (DSX–1; 0 to 655 feet), T1 long loop (CSU; 0 dB, –7.5 dB and –15 dB) and CEPT (CCITT G.703) pulse template requirements. On–chip laser trimmed delay lines clocked by either TCLK or LCLK control a precision digital–to–analog converter to build the desired waveforms, which are buffered differentially by the line drivers. 022798 3/11 DS2186 The shape of the “pre–emphasized” T1 waveform is controlled by inputs LEN0, LEN1, and LEN2 (TCLKSEL=0). These control inputs allow the user to select the appropriate output pulse shape to meet DSX–1 or CSU templates over a wide variety of cable types and lengths. Those cable types include ABAM, PIC, and PULP. LINE DRIVERS The CEPT mode is enabled when TCLKSEL=1. Only one output pulse shape is available in the CEPT mode; inputs LEN0, LEN1 and LEN2 can be any state except all zeros. The line drivers are fault–protected and will withstand a shorted transformer secondary (or primary) without damage. Inputs MTIP and MRING are normally tied to TTIP and TRING to provide fault monitoring capability. Output LF will transition low if 192 TCLK cycles occur without a one occurring at MTIP or MRING. LF will tri– state on the next one occurrence or two TCLK periods later, whichever is greater. The line coupling transformer also contributes to the pulse shape seen at the cross–connect point. Transformers for both T1 and CEPT applications must be 1:1.35. The wave shaping circuitry does not contribute significantly to output jitter (less than 0.01 UIpp broadband). Output jitter will be dominated by the jitter on TCLK or LCLK. TCLK and LCLK need only be accurate in frequency, not duty cycle. The on–chip differential line drivers interface directly to the output transformer. To optimize device performance, length of the TTIP and TRING traces should be minimized and isolated from neighboring interconnect. FAULT PROTECTION The threshold of MTIP and MRING varies with the line type selected at LEN0, LEN1 and LEN2. This insures detection of the lowest level zero to one transition (–15 dB buildout) as it occurs on TTIP and TRING. T1 LINE LENGTH SELECTION Table 2 LEN2 LEN1 LEN0 OPTION SELECTED APPLICATION 0 0 0 Test mode Do not use 0 0 1 –7.5 dB buildout T1 CSU 0 1 0 –15 dB buildout T1 CSU 0 1 1 0 dB buildout, 0 – 133 feet T1 CSU, DSX–1 Cross connect 1 0 0 133 – 266 feet DSX–1 Cross connect 1 0 1 266 – 399 feet DSX–1 Cross connect 1 1 0 399 – 533 feet DSX–1 Cross connect 1 1 1 533 – 655 feet DSX–1 Cross connect NOTE: 1. The LEN0, LEN1 and LEN2 inputs control T1 output waveshapes when TCLKSEL=0. The G.703 (CEPT) template is selected when TCLKSEL=1 and LEN0, LEN1, and LEN2 are at any state except all zeros. 022798 4/11 DS2186 DSX–1 ISOLATED PULSE TEMPLATE Figure 3 1.0 0.5 NORMALIZED ALITITUDE 0.0 –0.5 0 250 500 750 1000 1250 NANOSECONDS NOTES: 1. Template shown is measured at the cross–connect point. 2. Amplitude shown is normalized; the actual midpoint voltage measured may be between 2.4 and 3.6 volts. 3. The corner points shown below are joined by straight lines to form the template. MAXIMUM CURVE (0, 0.05) (250, 0.05) (325, 0.80) (325, 1.15) (425, 1.15) (500, 1.05) (675, 1.05) (725, –0.07) (875, 0.05) (1250, 0.05) MINIMUM CURVE (0, –0.05) (350, –0.05) (350, 0.5) (400, 0.95) (500, 0.95) (600, 0.9) (650, 0.5) (650, –0.45) (800, –0.45) (925, –0.2) (1100, –0.05) (1250, –0.05) 022798 5/11 DS2186 OUTPUT PULSE TEMPLATE AT 2.048 MHz Figure 4 1.2 1.0 NORMALIZED AMPLITUDE 0.5 0.0 –0.2 250 500 NANOSECONDS NOTES: 1. Unlike the DSX–1 template, which is specified at the cross–connect point, the CEPT (2.048 MHz) template is specified at the transmit line output. 2. The template shown above is normalized. The actual pulse height is cable dependent and is specified in Table 3. 3. The corner points shown below are joined by straight lines to form the template. MAXIMUM CURVE (0, 0.1) (109.5, 0.5) (109.5, 1.2) (244, 1.1) (378.5, 1.2) (378.5, 0.5) (488, 0.1) 022798 6/11 MINIMUM CURVE (0, –0.1) (134.5, –0.2) (134.5, 0.5) (147, 0.8) (244, 0.9) (341, 0.8) (353.5, 0.5) (353.5, –0.2) (488, –0.1) DS2186 CHARACTERISTICS OF T1 AND CEPT INTERFACES Table 3 CHARACTERISTIC T1 CEPT LINE RATE 1.544 MHz 2.048 MHz LINE CODE AMI1 or B8ZS AMI or HDB3 TEST LOAD IMPEDANCE 100 ohm Resistive 120 ohm Resistive (wire pair) 75 ohm Resistive (coax) NOMINAL PEAK VOLTAGE 2.4V to 3.6 V2 3.0V (wire pair) 2.37V (coax) PULSE SHAPE –Scaled to fit templates shown– NOMINAL PULSE WIDTH 324 ns 244 ns PULSE IMBALANCE < 0.5 dB difference between total power of positive and negative pulses. 1) Negative peak = positive peak ±5% 2) Positive width at nominal half amplitude = negative width at nominal half amplitude ±5%. NOTES: 1. With a ones density of at least 12.5% and no more than 15 consecutive zeros. 2. Measured at the cross–connect (DSX–1) point; CSU applications may be 7.5 to 15 dB below these levels. 022798 7/11 DS2186 ABSOLUTE MAXIMUM RATINGS* Voltage on any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature –1.0V to +7V 0°C to 70°C –55°C to +125°C 260°C for 10°C * This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. RECOMMENDED DC OPERATING CONDITIONS PARAMETER SYMBOL MIN Logic 1 VIH Logic 0 Supply (0°C to 70°C) TYP MAX UNITS NOTES 2.0 VDD+.3 V 1 VIL –0.3 +0.8 V 1 VDD 4.75 5.25 V (0°C to 70° C; VDD = 5V ± 5%) DC ELECTRICAL CHARACTERISTICS PARAMETER SYMBOL Supply Current IDD Supply Current MIN TYP MAX UNITS NOTES 50 mA 2,3 IDD 35 mA 2,4 Supply Current IDD 20 mA 2,5 Input Leakage IIL –1.0 µA 6 Output Current @ 0.4V IOL +4.0 mA 7 +1.0 CAPACITANCE PARAMETER (tA = 25°C) SYMBOL Input Capacitance Output Capacitance MIN TYP MAX UNITS CIN 5 pF COUT 7 pF NOTES: 1. All inputs except MTIP and MRING. 2. VDD=5.25V; TCLK = LCLK = 1.544 MHz; output line transformer and load as shown in Figure 2. 3. TAIS = 1 4. 50% ones density. 5. All zeros at data inputs. 6. 0.0V < VIN < 5.0V. 7. Output LF (open collector). 022798 8/11 NOTES DS2186 (0°C to 70°C; VDD = 5V ± 5%) AC ELECTRICAL CHARACTERISTICS PARAMETER SYMBOL MIN TYP MAX UNITS NOTES TCLK, LCLK Period tCLK 648 ns 1 TCLK, LCLK Period tCLK 488 ns 2 TCLK, LCLK Pulse Width tRWH, tRWL 70 324 ns 1 TCLK, LCLK Pulse Width tRWH, tRWL 70 244 ns 2 TCLK, LCLK Rise and Fall Times tR, tF TPOS, TNEG Setup to TCLK Falling tSTD 50 ns LPOS, LNEG Setup to LCLK Falling tSTD 50 ns TPOS, TNEG Hold from TCLK Falling tHTD 50 ns LPOS, LNEG Hold from LCLK Falling tHTD 50 ns 20 ns NOTES: 1. T1 applications. 2. CEPT applications. AC TIMING DIAGRAM Figure 5 tCLK tRWH tRWL tF tR TCLK, LCLK tSTD tHTD TPOS, TNEG LPOS, LNEG 022798 9/11 DS2186 DS2186 TRANSMIT LINE INTERFACE 20–PIN DIP PKG B 1 A C E K G D J H 022798 10/11 F 20–PIN DIM MIN MAX A IN. MM 1.020 25.91 1.040 26.42 B IN. MM 0.240 6.10 0.260 6.60 C IN. MM 0.120 3.05 0.140 3.56 D IN. MM 0.300 7.62 0.325 8.26 E IN. MM 0.015 0.38 0.040 1.02 F IN. MM 0.120 3.04 0.140 3.56 G IN. MM 0.090 2.23 0.110 2.79 H IN. MM 0.320 8.13 0.370 9.40 J IN. MM 0.008 0.20 0.012 0.30 K IN. MM 0.015 0.38 0.021 0.53 DS2186 DS2186S TRANSMIT LINE INTERFACE 20–PIN SOIC K G PKG B 1 H DIM MIN MAX A IN. MM 0.500 12.70 0.511 12.99 B IN. MM 0.290 7.37 0.300 7.65 C IN. MM 0.089 2.26 0.095 2.41 E IN. MM 0.004 0.102 0.012 0.30 F IN. MM 0.094 2.38 0.105 2.68 G IN. MM A C E 20–PIN 0.050 BSC 1.27 BSC H IN. MM 0.398 10.11 0.416 10.57 J IN. MM 0.009 0.229 0.013 0.33 K IN. MM 0.013 0.33 0.019 0.48 L IN. MM 0.016 0.406 0.040 1.20 phi 0° 8° F phi J L 022798 11/11
DS2186S+ 价格&库存

很抱歉,暂时无法提供与“DS2186S+”相匹配的价格&库存,您可以联系我们找货

免费人工找货