0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74VHC163SJ

74VHC163SJ

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    74VHC163SJ - 4-Bit Binary Counter with Synchronous Clear - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
74VHC163SJ 数据手册
74VHC163 4-Bit Binary Counter with Synchronous Clear September 1995 Revised February 2002 74VHC163 4-Bit Binary Counter with Synchronous Clear General Description The VHC163 is an advanced high-speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC163 is a high-speed synchronous modulo-16 binary counter. This device is synchronously presettable for application in programmable dividers and has two types of Count Enable inputs plus a Terminal Count output for versatility in forming multistage counters. The CLK input is active on the rising edge. Both PE and MR inputs are active on low logic level. Presetting is synchronous to rising edge of CLK and the Clear function of the VHC163 is synchronous to CLK. Two enable inputs (ENP and ENT) and Carry Output are provided to enable easy cascading of counters, which facilitates easy implementation of n-bit counters without using external gates. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. Features s High speed: fMAX = 185 MHz (typ) at VCC = 5V s Low power dissipation: ICC = 4 µA (max) at TA = 25°C s Synchronous counting and loading s High-speed synchronous expansion s High noise immunity: VNIH = VNIL = 28% VCC (min) s Power down protection is provided on all inputs. s Low noise: VOLP = 0.8V (max) s Pin and function compatible with 74HC163 Ordering Code: Order Number 74VHC163M 74VHC163SJ 74VHC163MTC 74VHC163N Package Number M16A M16D MTC16 N16E Package Description 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Logic Symbols IEEE/IEC © 2002 Fairchild Semiconductor Corporation DS012122 www.fairchildsemi.com 74VHC163 Connection Diagram Pin Descriptions Pin Names CEP CET CP MR P0–P3 PE Q0–Q3 TC Description Count Enable Parallel Input Count Enable Trickle Input Clock Pulse Input Synchronous Master Reset Input Parallel Data Inputs Parallel Enable Inputs Flip-Flop Outputs Terminal Count Output Functional Description The VHC163 counts in modulo-16 binary sequence. From state 15 (HHHH) it increments to state 0 (LLLL). The clock inputs of all flip-flops are driven in parallel through a clock buffer. Thus all changes of the Q outputs occur as a result of, and synchronous with, the LOW-to-HIGH transition of the CP input signal. The circuits have four fundamental modes of operation, in order of precedence: synchronous reset, parallel load, count-up and hold. Four control inputs—Synchronous Reset (MR), Parallel Enable (PE), Count Enable Parallel (CEP) and Count Enable Trickle (CET)—determine the mode of operation, as shown in the Mode Select Table. A LOW signal on MR overrides counting and parallel loading and allows all outputs to go LOW on the next rising edge of CP. A LOW signal on PE overrides counting and allows information on the Parallel Data (Pn) inputs to be loaded into the flip-flops on the next rising edge of CP. With PE and MR HIGH, CEP and CET permit counting when both are HIGH. Conversely, a LOW signal on either CEP or CET inhibits counting. The VHC163 uses D-type edge-triggered flip-flops and changing the MR, PE, CEP and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with respect to the rising edge of CP, are observed. The Terminal Count (TC) output is HIGH when CET is HIGH and counter is in state 15. To implement synchronous multistage counters, the TC outputs can be used with the CEP and CET inputs in two different ways. Figure 1 shows the connections for simple ripple carry, in which the clock period must be longer than the CP to TC delay of the first stage, plus the cumulative CET to TC delays of the intermediate stages, plus the CET to CP setup time of the last stage. This total delay plus setup time sets the upper limit on clock frequency. For faster clock rates, the carry lookahead connections shown in Figure 2 are recommended. In this scheme the ripple delay through the intermediate stages commences with the same clock that causes the first stage to tick over from max to min to start its final cycle. Since this final cycle takes 16 clocks to complete, there is plenty of time for the ripple to progress through the intermediate stages. The critical timing that limits the clock period is the CP to TC delay of the first stage plus the CEP to CP setup time of the last stage. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, registers or counters. Logic Equations: Count Enable = CEP • CET • PE TC = Q0 • Q1 • Q 2 • Q3 • CET FIGURE 1. FIGURE 2. www.fairchildsemi.com 2 74VHC163 Mode Select Table Action on the Rising MR L H H H H PE X L H H H CET X X H L X CEP Clock Edge ( X X H X L Reset (Clear) Load (Pn → Qn) Count (Increment) No Change (Hold) No Change (Hold) State Diagram  ) H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Block Diagram 3 www.fairchildsemi.com 74VHC163 Absolute Maximum Ratings(Note 1) Supply Voltage (VCC) DC Input Voltage (VIN ) DC Output Voltage (VOUT) Input Diode Current (IIK) Output Diode Current (IOK) DC Output Current (IOUT) DC VCC/GND Current (ICC) Storage Temperature (TSTG) Lead Temperature (TL) (Soldering, 10 seconds) 260°C −0.5V to +7.0V −0.5V to +7.0V −0.5V to VCC + 0.5V −20 mA ±20 mA ±25 mA ±50 mA −65°C to +150 °C Recommended Operating Conditions (Note 2) Supply Voltage (VCC) Input Voltage (VIN) Output Voltage (VOUT) Operating Temperature (TOPR) Input Rise and Fall Time (tr, tf) VCC = 3.3V ± 0.3V VCC = 5.0V ± 0.5V 0 ∼ 100 ns/V 0 ∼ 20 ns/V 2.0V to +5.5V 0V to +5.5V 0V to VCC −40°C to +85°C Note 1: Absolute Maximum Ratings are values beyond which the device may be damaged or have its useful life impaired. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float. DC Electrical Characteristics Symbol VIH VIL VOH Parameter HIGH Level Input Voltage LOW Level Input Voltage HIGH Level Output Voltage VCC (V) 2.0 3.0 − 5.5 2.0 3.0 − 5.5 2.0 3.0 4.5 3.0 4.5 VOL LOW Level Output Voltage 2.0 3.0 4.5 3.0 4.5 IIN ICC Input Leakage Current Quiescent Supply Current 0 − 5.5 5.5 1.9 2.9 4.4 2.58 3.94 0.0 0.0 0.0 0.1 0.1 0.1 0.36 0.36 ±0.1 4.0 2.0 3.0 4.5 Min 1.50 0.7 VCC 0.50 0.3 VCC 1.9 2.9 4.4 2.48 3.80 0.1 0.1 0.1 0.44 0.44 ±1.0 40.0 V µA µA V VIN = VIH or VIL IOL = 4 mA IOL = 8 mA VIN = 5.5V or GND VIN = VCC or GND IOL = 50 µA V V VIN = VIH or VIL IOH = −4 mA IOH = −8 mA IOH = −50 µA TA = 25°C Typ Max TA = −40°C to +85°C Min 1.50 0.7 VCC 0.50 0.3 VCC Max Units V V Conditions Noise Characteristics Symbol VOLP (Note 3) VOLV (Note 3) VIHD (Note 3) VILD (Note 3) Parameter Quiet Output Maximum Dynamic VOL Quiet Output Minimum Dynamic VOL Minimum HIGH Level Dynamic Input Voltage Maximum LOW Level Dynamic Input Voltage VCC (V) 5.0 5.0 5.0 5.0 TA = 25°C Typ 0.4 −0.4 Limits 0.8 −0.8 3.5 1.5 Units V V V V CL = 50 pF CL = 50 pF CL = 50 pF CL = 50 pF Conditions Note 3: Parameter guaranteed by design. www.fairchildsemi.com 4 74VHC163 AC Electrical Characteristics Symbol tPLH tPHL Parameter Propagation Delay Time (CP–Qn) VCC (V) 3.3 ± 0.3 5.0 ± 0.5 tPLH tPHL Propagation Delay Time (CP–TC, Count) 3.3 ± 0.3 5.0 ± 0.5 tPLH tPHL Propagation Delay Time (CP–TC, Load) 3.3 ± 0.3 5.0 ± 0.5 tPLH tPHL Propagation Delay Time (CET–TC) 3.3 ± 0.3 5.0 ± 0.5 fMAX Maximum Clock Frequency 3.3 ± 0.3 5.0 ± 0.5 CIN CPD Input Capacitance Power Dissipation Capacitance 80 55 135 95 Min TA = 25°C Typ 8.3 10.8 4.9 6.4 8.7 11.2 4.9 6.4 11.0 13.5 6.2 7.7 7.5 10.5 4.9 6.4 130 85 185 125 4 23 10 Max 12.8 16.3 8.1 10.1 13.6 17.1 8.1 10.1 17.2 20.7 10.3 12.3 12.3 15.8 8.1 10.1 TA = −40° to +85°C Min 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 70 50 115 85 10 Max 15.0 18.5 9.5 11.5 16.0 19.5 9.5 11.5 20.0 23.5 12.0 14.0 14.5 18.0 9.5 11.5 Units ns ns ns ns ns ns ns ns MHz MHz pF pF Conditions CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF CL = 15 pF CL = 50 pF VCC = Open (Note 4) Note 4: CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: ICC (opr) = CPD * VCC * fIN + ICC. When the outputs drive a capacitive load, total current consumption is the sum of CPD, and ∆ICC which is obtained from the following formula: CQ0–C Q3 and CTC are the capacitances at Q0–Q3 and TC, respectively. F CP is the input frequency of the CP. 5 www.fairchildsemi.com 74VHC163 AC Operating Requirements Symbol tS tS tS tS tH tH tH tH tW(L) tW(H) Minimum Setup Time (Pn–CP) Minimum Setup Time (PE –CP) Minimum Setup Time (CEP or CET–CP) Minimum Setup Time (MR –CP) Minimum Hold Time (Pn–CP) Minimum Hold Time (PE –CP) Minimum Hold Time (CEP or CET–CP) Minimum Hold Time (MR –CP) Minimum Pulse Width CP (Count) Parameter VCC (Note 5) (V) 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 3.3 5.0 TA = 25°C Typ TA = −40°C Units Guaranteed Minimum 5.5 4.5 8.0 5.0 7.5 5.0 4.0 3.5 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.5 5.0 5.0 6.5 4.5 9.5 6.0 9.0 6.0 4.0 3.5 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.5 5.0 5.0 ns ns ns ns ns ns ns ns ns Note 5: VCC is 3.3 ± 0.3V or 5.0 ± 0.5V www.fairchildsemi.com 6 74VHC163 Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A 7 www.fairchildsemi.com 74VHC163 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D www.fairchildsemi.com 8 74VHC163 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 9 www.fairchildsemi.com 74VHC163 4-Bit Binary Counter with Synchronous Clear Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 10 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com
74VHC163SJ 价格&库存

很抱歉,暂时无法提供与“74VHC163SJ”相匹配的价格&库存,您可以联系我们找货

免费人工找货