IS61NVP25618A-250B3I 数据手册
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
128K x 32, 128K x 36, and 256K x 18 4Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
ISSI
®
PRELIMINARY INFORMATION SEPTEMBER 2005
FEATURES
• 100 percent bus utilization • No wait cycles between Read and Write • Internal self-timed write cycle • Individual Byte Write Control • Single R/W (Read/Write) control pin • Clock controlled, registered address, data and control • Interleaved or linear burst sequence control using MODE input • Three chip enables for simple depth expansion and address pipelining • Power Down mode • Common data inputs and data outputs • CKE pin to enable clock and suspend operation • JEDEC 100-pin TQFP, 165-ball PBGA and 119ball PBGA packages • Power supply: NVP: VDD 2.5V (± 5%), VDDQ 2.5V (± 5%) NLP: VDD 3.3V (± 5%), VDDQ 3.3V/2.5V (± 5%) • Industrial temperature available • Lead-free available
DESCRIPTION
The 4 Meg 'NLP/NVP' product family feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 128K words by 32 bits, 128K words by 36 bits, and 256K words by 18 bits, fabricated with ISSI's advanced CMOS technology. Incorporating a 'no wait' state feature, wait cycles are eliminated when the bus switches from read to write, or write to read. This device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers are controlled by a positive-edge-triggered single clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, CKE is HIGH. In this state the internal device will hold their previous values. All Read, Write and Deselect cycles are initiated by the ADV input. When the ADV is HIGH the internal burst counter is incremented. New external addresses can be loaded when ADV is LOW. Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when WE is LOW. Separate byte enables allow individual bytes to be written. A burst mode pin (MODE) defines the order of the burst sequence. When tied HIGH, the interleaved burst sequence is selected. When tied LOW, the linear burst sequence is selected.
FAST ACCESS TIME
Symbol tKQ tKC Parameter Clock Access Time Cycle Time Frequency -250 2.6 4 250 -200 3.1 5 200 Units ns ns MHz
Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
1
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
BLOCK DIAGRAM
ISSI
A2-A16 or A2-A17 128Kx32; 128Kx36; 256Kx18 MEMORY ARRAY
®
x 32/x 36: A [0:16] or x 18: A [0:17]
ADDRESS REGISTER
MODE A0-A1
BURST ADDRESS COUNTER
A'0-A'1
K
DATA-IN REGISTER
CLK CKE CE CE2 CE2 ADV WE BWX Ÿ OE ZZ
CONTROL LOGIC K
WRITE ADDRESS REGISTER
WRITE ADDRESS REGISTER
K
DATA-IN REGISTER
}
CONTROL REGISTER
CONTROL LOGIC
K
OUTPUT REGISTER BUFFER
(X=a,b,c,d or a,b)
32, 36 or 18 DQx/DQPx
2
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
ISSI
®
Bottom View
165-Ball, 13 mm x 15mm BGA 1 mm Ball Pitch, 11 x 15 Ball Array
Bottom View
119-Ball, 14 mm x 22 mm BGA 1 mm Ball Pitch, 7 x 17 Ball Array
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
3
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
PIN CONFIGURATION — 128K X 36, 165-Ball PBGA (TOP VIEW)
1 A B C D E F G H J K L M N P R NC NC DQPc DQc DQc DQc DQc NC DQd DQd DQd DQd DQPd NC MODE 2 A A NC DQc DQc DQc DQc NC DQd DQd DQd DQd NC NC NC 3 CE CE2 VDDQ VDDQ VDDQ VDDQ VDDQ NC VDDQ VDDQ VDDQ VDDQ VDDQ A A 4 BWc BWd VSS VDD VDD VDD VDD VDD VDD VDD VDD VDD VSS A A 5 BWb BWa VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS NC NC NC 6 CE2 CLK VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS NC A1* A0* 7 CKE WE VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS NC NC NC 8 ADV OE VSS VDD VDD VDD VDD VDD VDD VDD VDD VDD VSS A A 9 NC NC VDDQ VDDQ VDDQ VDDQ VDDQ NC VDDQ VDDQ VDDQ VDDQ VDDQ A A
ISSI
10 A A NC DQb DQb DQb DQb NC DQa DQa DQa DQa NC A A 11 NC NC DQPb DQb DQb DQb DQb ZZ DQa DQa DQa DQa DQPa NC A
®
Note: A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol A A0, A1 ADV WE CLK CKE BWx (x=a-d) OE ZZ Pin Name Address Inputs Synchronous Burst Address Inputs Synchronous Burst Address Advance/ Load Synchronous Read/Write Control Input Synchronous Clock Clock Enable Synchronous Byte Write Inputs Output Enable Power Sleep Mode MODE VDD NC DQx DQPx VDDQ VSS Burst Sequence Selection 3.3V/2.5V Power Supply No Connect Data Inputs/Outputs Parity Data I/O Isolated output Power Supply 3.3V/2.5V Ground
CE, CE2, CE2 Synchronous Chip Enable
4
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
119-PIN PBGA PACKAGE CONFIGURATION
1 2 3
ISSI
128K x 36 (TOP VIEW)
4 5 6 7
®
A B C D E
F
VDDQ NC NC DQc DQc VDDQ DQc DQc VDDQ DQd DQd VDDQ DQd DQd NC NC VDDQ
A CE2 A DQPc DQc DQc DQc DQc VDD DQd DQd DQd DQd DQPd A NC NC
A A A VSS VSS VSS BWc VSS NC VSS BWd VSS VSS VSS MODE A NC
NC ADV VDD NC CE OE NC WE VDD CLK NC CKE A1 * A0 * VDD A NC
A A A Vss Vss Vss BWb Vss NC Vss BWa Vss Vss Vss NC A NC
A CE2 A DQPb DQb DQb DQb DQb VDD DQa DQa DQa DQa DQPa A NC NC
VDDQ NC NC DQb DQb VDDQ DQb DQb VDDQ DQa DQa VDDQ DQa DQa NC ZZ VDDQ
G H
J
K
L
M N P R T U
Note: A0 and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol A A0, A1 ADV WE CLK CKE CE CE2 CE2 BWx (x=a-d) Pin Name Address Inputs Synchronous Burst Address Inputs Synchronous Burst Address Advance/ Load Synchronous Read/Write Control Input Synchronous Clock Clock Enable Synchronous Chip Select Synchronous Chip Select Synchronous Chip Select Synchronous Byte Write Inputs OE ZZ MODE VDD VSS NC DQa-DQd DQPa-Pd VDDQ Output Enable Power Sleep Mode Burst Sequence Selection Power Supply Ground No Connect Data Inputs/Outputs Parity Data I/O Output Power Supply
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
5
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
165-PIN PBGA PACKAGE CONFIGURATION
1 2 3 4 5
ISSI
256K x 18 (TOP VIEW)
6 7 8 9 10 11
®
A B C D E
F
NC NC NC NC NC NC NC NC DQb DQb DQb DQb DQPb NC MODE
A A NC DQb DQb DQb DQb
CE CE2 VDDQ VDDQ VDDQ VDDQ VDDQ NC VDDQ VDDQ VDDQ VDDQ VDDQ A A
BWb NC Vss VDD VDD VDD VDD VDD VDD VDD VDD VDD Vss A A
NC BWa Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss NC NC NC
CE2 CLK Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss NC A1* A0*
CKE WE Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss NC NC NC
ADV OE Vss VDD VDD VDD VDD VDD VDD VDD VDD VDD Vss A A
NC NC VDDQ VDDQ VDDQ VDDQ VDDQ NC VDDQ VDDQ VDDQ VDDQ VDDQ A A
A A NC NC NC NC NC NC DQa DQa DQa DQa NC A A
A NC DQPa DQa DQa DQa DQa ZZ NC NC NC NC NC NC A
G H
J
NC
NC NC NC NC NC NC NC
K
L
M N P R
Note: A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol A A0, A1 ADV WE CLK CKE BWx (x=a,b) OE ZZ Pin Name Address Inputs Synchronous Burst Address Inputs Synchronous Burst Address Advance/ Load Synchronous Read/Write Control Input Synchronous Clock Clock Enable Synchronous Byte Write Inputs Output Enable Power Sleep Mode MODE VDD NC DQx DQPx VDDQ VSS Burst Sequence Selection 3.3V/2.5V Power Supply No Connect Data Inputs/Outputs Parity Data I/O Isolated output Power Supply 3.3V/2.5V Ground
CE, CE2, CE2 Synchronous Chip Enable
6
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
119-PIN PBGA PACKAGE CONFIGURATION
1 2 3
ISSI
256K x 18 (TOP VIEW)
4 5 6 7
®
A B C D E
F
VDDQ NC NC DQb NC VDDQ NC DQb VDDQ NC DQb VDDQ DQb NC NC NC VDDQ
A CE2 A NC DQb NC DQb NC VDD DQb NC DQb NC DQPb A A NC
A A A VSS VSS VSS BWb VSS NC VSS NC VSS VSS VSS MODE A NC
NC ADV VDD NC CE OE NC WE VDD CLK NC CKE A1 * A0 * VDD NC NC
A A A Vss Vss Vss NC Vss NC Vss BWa Vss Vss Vss NC A NC
A CE2 A DQPa NC DQa NC DQa VDD NC DQa NC DQa NC A A NC
VDDQ NC NC NC DQa VDDQ DQa NC VDDQ DQa NC VDDQ NC DQa NC ZZ VDDQ
G H
J
K
L
M N P R T U
Note: A0 and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol A A0, A1 ADV WE CLK CKE CE CE2 CE2 BWx (x=a,b) Pin Name Address Inputs Synchronous Burst Address Inputs Synchronous Burst Address Advance/ Load Synchronous Read/Write Control Input Synchronous Clock Clock Enable Synchronous Chip Select Synchronous Chip Select Synchronous Chip Select Synchronous Byte Write Inputs OE ZZ MODE VDD VSS NC DQa-DQb DQPa-Pb VDDQ Output Enable Power Sleep Mode Burst Sequence Selection Power Supply Ground No Connect Data Inputs/Outputs Parity Data I/O Output Power Supply
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
7
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
PIN CONFIGURATION
100-Pin TQFP
ISSI
BWd BWc BWb BWa CKE OE ADV NC
®
BWd
BWc BWb
BWa
CKE
OE ADV NC
CE2
CE2 VDD Vss
CE2
CE2 VDD Vss
CLK WE
CLK WE
NC
NC
CE
CE
A
A
A A
A
A
DQPc DQc DQc VDDQ Vss DQc DQc DQc DQc Vss VDDQ DQc DQc NC VDD NC Vss DQd DQd VDDQ Vss DQd DQd DQd DQd Vss VDDQ DQd DQd DQPd
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 1 79 2 78 3 77 4 76 5 75 6 74 7 73 8 72 9 71 10 70 11 69 12 68 13 67 14 66 15 65 16 64 17 63 18 62 19 61 20 60 21 59 22 58 23 57 24 56 25 55 26 54 27 53 28 52 29 51 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
A A A A NC NC A1 A0 Vss MODE NC A A A A A A A VDD NC
DQPb DQb DQb VDDQ Vss DQb DQb DQb DQb Vss VDDQ DQb DQb Vss NC VDD ZZ DQa DQa VDDQ Vss DQa DQa DQa DQa Vss VDDQ DQa DQa DQPa
NC DQc DQc VDDQ Vss DQc DQc DQc DQc Vss VDDQ DQc DQc NC VDD NC Vss DQd DQd VDDQ Vss DQd DQd DQd DQd Vss VDDQ DQd DQd NC
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 1 79 2 78 3 77 4 76 5 75 6 74 7 73 8 72 9 71 10 70 11 69 12 68 13 67 14 66 15 65 16 64 17 63 18 62 19 61 20 60 21 59 22 58 23 57 24 56 25 55 26 54 27 53 28 52 29 51 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
A A A A NC NC A1 A0 MODE Vss NC A A A A A VDD NC A A
A A
NC DQb DQb VDDQ Vss DQb DQb DQb DQb Vss VDDQ DQb DQb Vss NC VDD ZZ DQa DQa VDDQ Vss DQa DQa DQa DQa Vss VDDQ DQa DQa NC
128K x 36
PIN DESCRIPTIONS
A0, A1 Synchronous Address Inputs. These pins must tied to the two LSBs of the address bus. Synchronous Address Inputs Synchronous Clock Synchronous Burst Address Advance Synchronous Byte Write Enable Write Enable Clock Enable Ground for Core Not Connected
128K x 32
CE, CE2, CE2 Synchronous Chip Enable OE DQa-DQd DQPa-DQPd MODE VDD VSS VDDQ ZZ Output Enable Synchronous Data Input/Output Parity Data I/O Burst Sequence Selection +3.3V/2.5V Power Supply Ground for output Buffer Isolated Output Buffer Supply: +3.3V/2.5V Snooze Enable
A CLK ADV BWa-BWd WE CKE Vss NC
8
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
PIN CONFIGURATION
100-Pin TQFP
ISSI
®
NC BWb
BWa
CKE
ADV NC
CE2
CE2 VDD Vss
CLK WE
OE
NC
NC
CE
A
A
NC NC NC VDDQ Vss NC NC DQb DQb Vss VDDQ DQb DQb NC VDD NC Vss DQb DQb VDDQ Vss DQb DQb DQPb NC Vss VDDQ NC NC NC
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 1 79 2 78 3 77 4 76 5 75 6 74 7 73 8 72 9 71 10 70 11 69 12 68 13 67 14 66 15 65 16 64 17 63 18 62 19 61 20 60 21 59 22 58 23 57 24 56 25 55 26 54 27 53 28 52 29 51 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
NC MODE NC A A A A A Vss VDD A1 A0 NC NC A A A A A A
A A
A NC NC VDDQ Vss NC DQPa DQa DQa Vss VDDQ DQa DQa Vss NC VDD ZZ DQa DQa VDDQ Vss DQa DQa NC NC Vss VDDQ NC NC NC
256K x 18
PIN DESCRIPTIONS
A0, A1 Synchronous Address Inputs. These pins must tied to the two LSBs of the address bus. Synchronous Address Inputs Synchronous Clock Synchronous Burst Address Advance Synchronous Byte Write Enable Write Enable Clock Enable Ground for Core Not Connected CE, CE2, CE2 Synchronous Chip Enable OE DQa-DQd DQPa-DQPd MODE VDD VSS VDDQ ZZ Output Enable Synchronous Data Input/Output Parity Data I/O Burst Sequence Selection +3.3V/2.5V Power Supply Ground for output Buffer Isolated Output Buffer Supply: +3.3V/2.5V Snooze Enable
A CLK ADV BWa-BWd WE CKE Vss NC
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
9
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
STATE DIAGRAM
READ BEGIN READ WRITE DS READ DS WRITE BEGIN WRITE
ISSI
WRITE
®
READ
READ
BURST DS
DESELECT BURST
BURST
WRITE
DS BURST READ WRITE
DS BURST WRITE
BURST
BURST
READ
SYNCHRONOUS TRUTH TABLE(1)
Operation Not Selected Not Selected Not Selected Not Selected Continue Begin Burst Read Continue Burst Read NOP/Dummy Read Dummy Read Begin Burst Write Continue Burst Write NOP/Write Abort Write Abort Ignore Clock Notes:
1. 2. 3. 4.
Address Used N/A N/A N/A N/A External Address Next Address External Address Next Address External Address Next Address N/A Next Address Current Address
CE H X X X L X L X L X L X X
CE2 X L X X H X H X H X H X X
CE2 X X H X L X L X L X L X X
ADV L L L H L H L H L H L H X
WE X X X X H X H X L X L X X
BWx X X X X X X X X L L H H X
OE X X X X L L H H X X X X X
CKE L L L L L L L L L L L L H
CLK
↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑
"X" means don't care. The rising edge of clock is symbolized by ↑ A continue deselect cycle can only be entered if a deselect cycle is executed first. WE = L means Write operation in Write Truth Table. WE = H means Read operation in Write Truth Table. 5. Operation finally depends on status of asynchronous pins (ZZ and OE).
10
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
ASYNCHRONOUS TRUTH TABLE(1)
Operation Sleep Mode Read Write Deselected Notes: ZZ H L L L L OE X L H X X I/O STATUS High-Z DQ High-Z Din, High-Z High-Z
ISSI
®
1. X means "Don't Care". 2. For write cycles following read cycles, the output buffers must be disabled with OE, otherwise data bus contention will occur. 3. Sleep Mode means power Sleep Mode where stand-by current does not depend on cycle time. 4. Deselected means power Sleep Mode where stand-by current depends on cycle time.
WRITE TRUTH TABLE (x18)
Operation READ WRITE BYTE a WRITE BYTE b WRITE ALL BYTEs WRITE ABORT/NOP Notes: WE H L L L L BWa X L H L H BW b X H L L H
1. X means "Don't Care". 2. All inputs in this table must beet setup and hold time around the rising edge of CLK.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
11
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
WRITE TRUTH TABLE (x32/x36)
Operation READ WRITE BYTE a WRITE BYTE b WRITE BYTE c WRITE BYTE d WRITE ALL BYTEs WRITE ABORT/NOP Notes: WE H L L L L L L BWa X L H H H L H BWb X H L H H L H BWc X H H L H L H BW d X H H H L L H
ISSI
®
1. X means "Don't Care". 2. All inputs in this table must beet setup and hold time around the rising edge of CLK.
INTERLEAVED BURST ADDRESS TABLE (MODE = VDD or NC)
External Address A1 A0 00 01 10 11 1st Burst Address A1 A0 01 00 11 10 2nd Burst Address A1 A0 10 11 00 01 3rd Burst Address A1 A0 11 10 01 00
12
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
LINEAR BURST ADDRESS TABLE (MODE = VSS)
ISSI
®
0,0
A1', A0' = 1,1
0,1
1,0
ABSOLUTE MAXIMUM RATINGS(1)
Symbol TSTG PD IOUT VIN, VOUT VIN Parameter Storage Temperature Power Dissipation Output Current (per I/O) Voltage Relative to VSS for I/O Pins Voltage Relative to VSS for for Address and Control Inputs Value –65 to +150 1.6 100 –0.5 to VDDQ + 0.5 –0.5 to 4.6 Unit °C W mA V V
Notes: 1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. This device contains circuity to protect the inputs against damage due to high static voltages or electric fields; however, precautions may be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. 3. This device contains circuitry that will ensure the output devices are in High-Z at power up.
OPERATING RANGE (IS61NLPx)
Range Commercial Industrial Ambient Temperature 0°C to +70°C -40°C to +85°C VDD 3.3V ± 5% 3.3V ± 5% VDDQ 3.3V / 2.5V ± 5% 3.3V / 2.5V ± 5%
OPERATING RANGE (IS61NVPx)
Range Commercial Industrial Ambient Temperature 0°C to +70°C -40°C to +85°C VDD 2.5V ± 5% 2.5V ± 5% VDDQ 2.5V ± 5% 2.5V ± 5% 13
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
DC ELECTRICAL CHARACTERISTICS (Over Operating Range)
3.3V Symbol VOH VOL VIH(1) VIL ILI ILO
(1)
ISSI
2.5V Max. — 0.4 VDD + 0.3 0.8 5 5 Min. 2.0 — 1.7 –0.3 –5 –5 Max. — 0.4 VDD + 0.3 0.7 5 5 Unit V V V V µA µA Min. 2.4 — 2.0 –0.3
®
Parameter Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage Input Leakage Current Output Leakage Current
Test Conditions IOH = –4.0 mA (3.3V) IOH = –1.0 mA (2.5V) IOL = 8.0 mA (3.3V) IOL = 1.0 mA (2.5V)
VSS ≤ VIN ≤ VDD(1) VSS ≤ VOUT ≤ VDDQ, OE = VIH
–5 –5
Note: 1. Overshoot: VIH (AC) < VDD + 2.0V (Pulse width less than tKC/2). Undershoot: VIL (AC) > -2V (Pulse width less than tKC/2).
POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
-250 MAX x18 x32/x36 225 250 225 250 -200 MAX x18 x32/x36 200 210 200 210
Symbol Parameter ICC AC Operating Supply Current
Test Conditions
Temp. range
Unit mA
Device Selected, Com. OE = VIH, ZZ ≤ VIL, Ind. All Inputs ≤ 0.2V or ≥ VDD – 0.2V, Cycle Time ≥ tKC min. Device Deselected, VDD = Max., All Inputs ≤ VIL or ≥ VIH, ZZ ≤ VIL, f = Max. Device Deselected, VDD = Max., VIN ≤ VSS + 0.2V or ≥VDD – 0.2V f=0 ZZ>VIH Com. Ind.
ISB
Standby Current TTL Input
90 100
90 100
90 100
90 100
mA
ISBI
Standby Current CMOS Input
Com. Ind. typ.(2) Com. Ind. typ.(2)
70 75 40 30 35 20
70 75
70 75
70 75
mA
ISB2
Sleep Mode
30 35
30 35
30 35
mA
Note: 1. MODE pin has an internal pullup and should be tied to VDD or VSS. It exhibits ±100µA maximum leakage current when tied to ≤ VSS + 0.2V or ≥ VDD – 0.2V. 2. Typical values are measured at VDD = 3.3V, TA = 25oC and not 100% tested.
14
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
CAPACITANCE(1,2)
Symbol CIN COUT Parameter Input Capacitance Input/Output Capacitance Conditions VIN = 0V VOUT = 0V Max. 6 8 Unit pF pF
ISSI
®
Notes: 1. Tested initially and after any design or process changes that may affect these parameters. 2. Test conditions: TA = 25°C, f = 1 MHz, VDD = 3.3V.
3.3V I/O AC TEST CONDITIONS
Parameter Input Pulse Level Input Rise and Fall Times Input and Output Timing and Reference Level Output Load Unit 0V to 3.0V 1.5 ns 1.5V See Figures 1 and 2
3.3V I/O OUTPUT LOAD EQUIVALENT
317 Ω
Zo= 50Ω
OUTPUT
+3.3V
OUTPUT
50Ω
1.5V
351 Ω
5 pF Including jig and scope
Figure 1
Figure 2
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
15
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
2.5V I/O AC TEST CONDITIONS
Parameter Input Pulse Level Input Rise and Fall Times Input and Output Timing and Reference Level Output Load Unit 0V to 2.5V 1.5 ns 1.25V See Figures 3 and 4
ISSI
®
2.5V I/O OUTPUT LOAD EQUIVALENT
1,667 Ω
ZO = 50Ω OUTPUT
+2.5V
OUTPUT
50Ω
1,538 Ω
1.25V
5 pF Including jig and scope
Figure 3
Figure 4
16
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
READ/WRITE CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range)
Symbol fmax tKC tKH tKL tKQ tKQX
(2) (2,3)
ISSI
-250 Min. Max. — 4.0 1.7 1.7 — 0.8 0.8 — — 0 — 1.2 1.2 1.2 1.2 1.2 1.2 0.3 0.3 0.3 0.3 0.3 0.3 — — 250 — — — 2.6 — — 2.6 2.8 — 2.6 — — — — — — — — — — — — 2 2 -200 Min. Max. — 5 2 2 — 1.5 1 — — 0 — 1.4 1.4 1.4 1.4 1.4 1.4 0.4 0.4 0.4 0.4 0.4 0.4 — — 200 — — — 3.1 — — 3.0 3.1 — 3.0 — — — — — — — — — — — — 2 2 Unit MHz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns cyc cyc
®
Parameter Clock Frequency Cycle Time Clock High Time Clock Low Time Clock Access Time Clock High to Output Invalid Clock High to Output Low-Z Clock High to Output High-Z Output Enable to Output Valid Output Enable to Output Low-Z Output Disable to Output High-Z Address Setup Time Read/Write Setup Time Chip Enable Setup Time Clock Enable Setup Time Address Advance Setup Time Data Setup Time Address Hold Time Clock Enable Hold Time Write Hold Time Chip Enable Hold Time Address Advance Hold Time Data Hold Time ZZ High to Power Down ZZ Low to Power Down
tKQLZ tOEQ tOELZ tAS tWS tCES tSE
tKQHZ(2,3)
(2,3) (2,3)
tOEHZ
tADVS tDS tAH tHE tWH tCEH tADVH tDH tPDS tPUS Notes:
1. Configuration signal MODE is static and must not change during normal operation. 2. Guaranteed but not 100% tested. This parameter is periodically sampled. 3. Tested with load in Figure 2.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
17
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
SLEEP MODE ELECTRICAL CHARACTERISTICS
Symbol ISB2 tPDS tPUS tZZI tRZZI Parameter Current during SLEEP MODE ZZ active to input ignored ZZ inactive to input sampled ZZ active to SLEEP current ZZ inactive to exit SLEEP current Conditions ZZ ≥ VIH 2 2 2 0 Min. Max. 35
ISSI
Unit mA cycle cycle cycle ns
®
SLEEP MODE TIMING
CLK
tPDS ZZ setup cycle tPUS ZZ recovery cycle
ZZ
tZZI
Isupply
ISB2 tRZZI
All Inputs (except ZZ)
Deselect or Read Only
Deselect or Read Only Normal operation cycle
Outputs (Q)
High-Z Don't Care
18
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
READ CYCLE TIMING
ISSI
®
tKH tKL
CLK
tADVS tADVH
ADV
tKC
tAS tAH
Address A1 A2 A3
tWS tWH
WRITE
tSE tHE
CKE
tCES tCEH
CE
OE
tOEQ tOEHZ
Data Out
Q1-1
tOEHZ
tKQX
Q2-1
tKQ tKQHZ
Q2-2 Q2-3 Q2-4 Q3-1 Q3-2 Q3-3 Q3-4
NOTES: WRITE = L means WE = L and BWx = L WE = L and BWX = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L
Don't Care Undefined
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
19
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
WRITE CYCLE TIMING
tKH tKL
CLK
ISSI
®
tKC
ADV
Address
A1
A2
A3
WRITE
tSE tHE
CKE
CE
OE
tDS
Data In
D1-1 D2-1 D2-2 D2-3 D2-4 D3-1 D3-2
tDH
D3-3 D3-4
tOEHZ
Data Out
Q0-3 Q0-4
NOTES: WRITE = L means WE = L and BWx = L WE = L and BWX = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L
Don't Care Undefined
20
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
SINGLE READ/WRITE CYCLE TIMING
tKH tKL
ISSI
®
CLK
tSE tHE tKC
CKE
Address
A1
A2
A3
A4
A5
A6
A7
A8
A9
WRITE
CE
ADV
OE
tOEQ tOELZ
Data Out
Q1
tDS tDH
Q3
Q4
Q6
Q7
Data In
D2
NOTES: WRITE = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L
D5
Don't Care Undefined
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
21
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
CKE OPERATION TIMING
tKH tKL
ISSI
tKC
®
CLK
tSE tHE
CKE
Address
A1
A2
A3
A4
A5
A6
WRITE
CE
ADV
OE
tKQ tKQLZ tKQHZ
Data Out
Q1
tDS tDH
Q3
Q4
Data In
NOTES: WRITE = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L
D2
Don't Care Undefined
22
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
CE OPERATION TIMING
tKH tKL
ISSI
®
CLK
tSE tHE tKC
CKE
Address
A1
A2
A3
A4
A5
WRITE
CE
ADV
OE
tOEQ tOELZ tKQHZ tKQ tKQLZ
Data Out
Q1
Q2
tDS tDH
Q4
Data In
D3
NOTES: WRITE = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L
D5
Don't Care Undefined
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
23
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
ORDERING INFORMATION (VDD = 3.3V/VDDQ = 2.5V/3.3V) Commercial Range: 0°C to +70°C
Access Time 250 Order Part Number 128Kx32 IS61NLP12832A-250TQ IS61NLP12832A-250B3 IS61NLP12832A-250B2 IS61NLP12832A-200TQ IS61NLP12832A-200B3 IS61NLP12832A-200B2 128Kx36 250 IS61NLP12836A-250TQ IS61NLP12836A-250B3 IS61NLP12836A-250B2 200 IS61NLP12836A-200TQ IS61NLP12836A-200B3 IS61NLP12836A-200B2 256Kx18 250 IS61NLP25618A-250TQ IS61NLP25618A-250B3 IS61NLP25618A-250B2 IS61NLP25618A-200TQ IS61NLP25618A-200B3 IS61NLP25618A-200B2 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA Package
ISSI
®
200
200
24
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
ORDERING INFORMATION (VDD = 3.3V/VDDQ = 2.5V/3.3V) Industrial Range: -40°C to +85°C
Access Time 250 Order Part Number 128Kx32 IS61NLP12832A-250TQI IS61NLP12832A-250B3I IS61NLP12832A-250B2I IS61NLP12832A-200TQI IS61NLP12832A-200TQLI IS61NLP12832A-200B3I IS61NLP12832A-200B2I 128Kx36 250 IS61NLP12836A-250TQI IS61NLP12836A-250B3I IS61NLP12836A-250B2I IS61NLP12836A-200TQI IS61NLP12836A-200TQLI IS61NLP12836A-200B3I IS61NLP12836A-200B2I 256Kx18 250 IS61NLP25618A-250TQI IS61NLP25618A-250B3I IS61NLP25618A-250B2I IS61NLP25618A-200TQI IS61NLP25618A-200TQLI IS61NLP25618A-200B3I IS61NLP25618A-200B2I 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA Package
ISSI
®
200
100 TQFP 100 TQFP, Lead-free 165 PBGA 119 PBGA
200
100 TQFP 100 TQFP, Lead-free 165 PBGA 119 PBGA
200
100 TQFP 100 TQFP, Lead-free 165 PBGA 119 PBGA
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
25
IS61NLP12832A IS61NLP12836A/IS61NVP12836A IS61NLP25618A/IS61NVP25618A
ORDERING INFORMATION (VDD = 2.5V/VDDQ = 2.5V) Commercial Range: 0°C to +70°C
Access Time 250 Order Part Number 128Kx36 IS61NVP12836A-250TQ IS61NVP12836A-250B3 IS61NVP12836A-250B2 IS61NVP12836A-200TQ IS61NVP12836A-200B3 IS61NVP12836A-200B2 256Kx18 250 IS61NVP25618A-250TQ IS61NVP25618A-250B3 IS61NVP25618A-250B2 200 IS61NVP25618A-200TQ IS61NVP25618A-200B3 IS61NVP25618A-200B2 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA Package
ISSI
®
200
Industrial Range: -40°C to +85°C
Access Time 250 Order Part Number 128Kx36 IS61NVP12836A-250TQI IS61NVP12836A-250B3I IS61NVP12836A-250B2I IS61NVP12836A-200TQI IS61NVP12836A-200B3I IS61NVP12836A-200B2I 256Kx18 250 IS61NVP25618A-250TQI IS61NVP25618A-250B3I IS61NVP25618A-250B2I IS61NVP25618A-200TQI IS61NVP25618A-200B3I IS61NVP25618A-200B2I 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA 100 TQFP 165 PBGA 119 PBGA Package
200
200
26
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00C 09/12/05
PACKAGING INFORMATION
Plastic Ball Grid Array Package Code: B (119-pin)
ISSI
φ b (119X)
7 6 5 4 32 1 A B C D E F G H J K L M N P R T U
®
E
A
30ϒ
D
D2
D1
e
A2 E2 A3 A1
E1
A4
SEATING PLANE
MILLIMETERS Sym.
N0. Leads A A1 A2 A3 A4 b D D1 D2 E E1 E2 e — 0.50 0.80 1.30 0.60 21.80 19.40 13.80 11.90
INCHES Min. Max.
Notes:
Min.
119
Max.
2.41 0.70 1.00 1.70 0.90 22.20 19.60 14.20 12.10
— 0.020 0.032 0.051 0.024 0.858 0.764 0.543 0.469
0.095 0.028 0.039 0.067 0.035 0.874 0.772 0.559 0.476
1. Controlling dimension: millimeters, unless otherwise specified. 2. BSC = Basic lead spacing between centers. 3. Dimensions D1 and E do not include mold flash protrusion and should be measured from the bottom of the package. 4. Formed leads shall be planar with respect to one another within 0.004 inches at the seating plane.
0.56 BSC
0.022 BSC
20.32 BSC
0.800 BSC
7.62 BSC 1.27 BSC
0.300 BSC 0.050 BSC
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B 02/12/03
PACKAGING INFORMATION
Ball Grid Array Package Code: B (165-pin)
TOP VIEW
A1 CORNER 1
A B C D E F G H J K L M N P R
φ b (165X)
ISSI
BOTTOM VIEW
A1 CORNER 9 8 7 6 5 4 3 2 1
A B C D
®
2
3
4
5
6
7
8
9
10
11
11 10
e
E F G
D D1
H J K L M N P R
e E1 E A2 A1 A
BGA - 13mm x 15mm
MILLIMETERS Sym.
N0. Leads A A1 A2 D D1 E E1 e b — 0.25 — 14.90 13.90 12.90 9.90 — 0.40
INCHES Min. Nom. Max.
165
Notes: 1. Controlling dimensions are in millimeters.
Min.
Nom. Max.
165 — 0.33 0.79 15.00 14.00 13.00 10.00 1.20 0.40 — 15.10 14.10 13.10 10.10 — 0.50
— 0.010 — 0.587 0.547 0.508 0.390 — 0.016
— 0.031 0.591 0.551 0.512 0.394 0.039 0.018
0.047 — 0.594 0.555 0.516 0.398 — 0.020
0.013 0.016
1.00
0.45
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. A 06/11/03
PACKAGING INFORMATION
TQFP (Thin Quad Flat Pack Package) Package Code: TQ
ISSI
D D1
®
E
E1
N
1
C e SEATING PLANE
L1 L
A2 A1 b
A
Millimeters Symbol Min Max Ref. Std. No. Leads (N) 100 A — 1.60 — 0.063 A1 0.05 0.15 0.002 0.006 A2 1.35 1.45 0.053 0.057 b 0.22 0.38 0.009 0.015 D 21.90 22.10 0.862 0.870 D1 19.90 20.10 0.783 0.791 E 15.90 16.10 0.626 0.634 E1 13.90 14.10 0.547 0.555 e 0.65 BSC 0.026 BSC L 0.45 0.75 0.018 0.030 L1 1.00 REF. 0.039 REF. C 0o 7o 0o 7o
Thin Quad Flat Pack (TQ) Inches Millimeters Min Max Min Max 128 — 1.60 0.05 0.15 1.35 1.45 0.17 0.27 21.80 22.20 19.90 20.10 15.80 16.20 13.90 14.10 0.50 BSC 0.45 0.75 1.00 REF. 0o 7o
Inches Min Max
— 0.063 0.002 0.006 0.053 0.057 0.007 0.011 0.858 0.874 0.783 0.791 0.622 0.638 0.547 0.555 0.020 BSC 0.018 0.030 0.039 REF. 0o 7o
Notes: 1. All dimensioning and tolerancing conforms to ANSI Y14.5M-1982. 2. Dimensions D1 and E1 do not include mold protrusions. Allowable protrusion is 0.25 mm per side. D1 and E1 do include mold mismatch and are determined at datum plane -H-. 3. Controlling dimension: millimeters.
Integrated Silicon Solution, Inc. — 1-800-379-4774
PK13197LQ Rev. D 05/08/03