0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
KK74LV74D

KK74LV74D

  • 厂商:

    KODENSHI(可天士)

  • 封装:

  • 描述:

    KK74LV74D - Dual D-type flip-flop with set and reset; positive-edge trigger - KODENSHI KOREA CORP.

  • 数据手册
  • 价格&库存
KK74LV74D 数据手册
TECHNICAL DATA KK74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger The KK74LV74 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT74. The KK74LV74 is a dual positive edge triggered, D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and (RD) inputs; also complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D inputs must be stable one set-up time prior to the LOW-toHIGH clock transition, for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. • Output voltage levels are compatible with input levels of CMOS, NMOS and TTL ICS • Supply voltage range: 1.2 to 3.6 V • Low input current: 1.0 µА; 0.1 µА at Т = 25 °С • High Noise Immunity Characteristic of CMOS Devices N SUFFIX PLASTIC 14 1 14 D SUFFIX SOIC 1 ORDERING INFORMATION KK74LV74N KK74LV74D Plastic SOIC TA = -40° to 125° C for all packages PIN ASSIGNMENT RESET 1 1 2 3 4 5 6 7 14 13 12 11 10 9 8 V CC RESET 2 DATA2 CLOCK 2 SET 2 Q2 Q2 LOGIC DIAGRAM DATA 1 CLOCK 1 SET 1 Q1 Q1 GND FUNCTION TABLE Inputs Set L H L H H H PIN 20=VCC PIN 10 = GND H H Reset H L L H H H H H L H Clock X X X Data X X X H L X X X Outputs Q H L H* H L Q L H H* L H No Change No Change No Change *Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously. H= high level L = low level X = don’t care Z = high impedance 1 KK74LV74 MAXIMUM RATINGS* Symbol VCC IIK * IO * ICC IGND PD 1 2 Parameter DC supply voltage Input diode current Output diode current Output source or sink current VCC current GND current Power dissipation per package: Plastic DIP *4 SO * 4 Storage Temperature Lead Temperature, 1.5 mm (Plastic DIP Package), 0.3 mm (SO Package) from Case for 4 Seconds Value -0.5 to +5.0 ±20 ±50 ±35 ±70 ±70 750 500 -65 to +150 260 Unit V mA mA mA mA mA mW IOK * 3 Tstg TL * °C °C Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. *1 VI < -0.5 V or VI > VCC + 0.5 V. *2 VO < -0.5 V or VO > VCC + 0.5 V. *3 -0.5 V < VO < VCC + 0.5 V. *4 Derating - Plastic DIP: - 12 mW/°C from 70° to 125°C SO Package: - 8 mW/°C from 65° to 125°C RECOMMENDED OPERATING CONDITIONS Symbol VCC VI VO TA tr, tf DC Supply Voltage DC Input Voltage DC Output Voltage Operating Temperature, All Package Types Input Rise and Fall Time except for Schmitttrigger inputs (Figure 1) VCC =1.2 V VCC =2.0 V VCC =3.0 V VCC =3.6 V Parameter Min 1.2 0 0 -40 0 0 0 0 Max 3.6 VCC VCC +125 1000 700 500 400 Unit V V V °C ns This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND≤(VIN or VOUT)≤VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open. 2 KK74LV74 DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) Test Symbol VIH Parameter HIGH level input voltage conditions VCC V 1.2 2.0 3.0 3.6 1.2 2.0 3.0 3.6 VI = VIH or VIL IO = -50 µА 1.2 2.0 3.0 3.6 3.0 1.2 2.0 3.0 3.6 3.0 * * 25° C min 0.9 1.4 2.1 2.5 1.1 1.92 2.92 3.52 2.48 max 0.3 0.6 0.9 1.1 0.09 0.09 0.09 0.09 0.33 ±0.1 4.0 Guaranteed Limit -40°C to 85°C min 0.9 1.4 2.1 2.5 1.0 1.9 2.9 3.5 2.34 max 0.3 0.6 0.9 1.1 0.1 0.1 0.1 0.1 0.4 ±1.0 40 125°C min 0.9 1.4 2.1 2.5 1.0 1.9 2.9 3.5 2.20 max 0.3 0.6 0.9 1.1 0.1 0.1 0.1 0.1 0.5 ±1.0 80 V Unit VIL LOW level output voltage V VOH HIGH level output voltage V VI = VIH or VIL IO = -6mА VOL LOW level output voltage VI = VIH or VIL IO = 50 µА V V VI = VIH or VIL IO = 6 mА II ICC Input current Supply current VI = VCC or 0 V VI =VCC or 0 V IO = 0 µА V µА µА * VCC = 3.3 ± 0.3 V AC ELECTRICAL CHARACTERISTICS (CL=50 pF, tr=tf=6.0 ns) Test Symbol Parameter conditions VI = 0 V or VCC Figures 1,3 VI = 0 V or VCC Figures 2,3 VI = 0 V or VCC Figures 2,3 VI = 0 V or VCC Figures 1,3 VCC V 1.2 2.0 * 1.2 2.0 * 1.2 2.0 * 1.2 2.0 * 3.0 25° C 140 45 28 150 44 27 160 47 29 90 20 15 7.0 48 Guaranteed Limit -40°C to 85°C max 160 56 35 170 54 34 180 58 37 110 25 19 min 125°C max 180 67 42 190 65 41 200 70 44 130 30 23 ns Unit min max min tPHL, tPLH Propagation delay , Clock to Q or Q tPHL, tPLH Propagation delay , Set to Q or Q tPHL, tPLH Propagation delay , Reset to Q or Q tTHL, tTLH Output Transition Time, Any Output CI CPD Input capacitance Power dissipation VI = 0 V or VCC capacitance (per flip-flop) ns ns ns pF pF 3 KK74LV74 TIMING REQUIREMENTS (CL=50 pF, tr=tf=6.0 ns) Test Symbol tw Parameter conditions VCC V 1.2 2.0 * 1.2 2.0 * 1.2 2.0 * 1.2 2.0 * 1.2 2.0 3.0 25° C min Pulse Width, Clock, Set or VI = 0 V or VCC Reset Figures 1,2,3 Setup Time, Data to Clock VI = 0 V or VCC Figures 1,3 Removal Time, Set or Reset to Clock VI = 0 V or VCC Figures 2,3 75 25 16 25 16 10 18 9 6 3 3 3 8 18 30 max Guaranteed Limit -40°C to 85°C min 96 32 20 32 20 13 24 12 8 5 3 3 6 15 24 max 125°C min 114 38 24 40 24 15 30 15 9 5 3 3 4 12 20 max ns Unit tsu ns trem ns th Hold Time, Clock to Data VI = 0 V or VCC Figures 1,3 Clock Frequency VI = 0 V or VCC Figures 1,3 ns fc MHz * VCC = 3.3 ± 0.3 V V M = 0.5 ∗ VCC VOL and VOH are the typical output voltage drop that occur with the output load. Figure 1. Switching Waveforms 4 KK74LV74 V M = 0.5 ∗ VCC Figure 2. Switching Waveforms TEST POINT DEVICE UNDER TEST OUTPUT CL * * Includes all probe and jig capacitance Figure 3. Test Circuit EXPANDED LOGIC DIAGRAM (ONE FLIP-FLOP) 5 KK74LV74 N S UFFIX PLAS TIC DIP (MS - 0 0 1 AA) A 14 8 B 1 7 Dimens ion, mm Symbol A B C MIN 18.67 6.1 MAX 19.69 7.11 5.33 0.36 1.14 2.54 7.62 0° 2.92 7.62 0.2 0.38 10° 3.81 8.26 0.36 0.56 1.78 F L D F C -T- SEATING N G D 0.25 (0.010) M T K PLAN E G H H J M J K L M N NOTES : 1. Dimen s io n s “A ”, “B” d o n o t in clu d e mo ld flas h o r p ro tru s io n s . Maximu m mo ld flas h o r p ro tru s io n s 0.25 mm (0.010) p er s id e. D S UFFIX S OIC (MS - 0 1 2 AB) Dimens ion, mm 8 A 14 Symbol A MIN 8.55 3.8 1.35 0.33 0.4 1.27 5.27 0° 0.1 0.19 5.8 0.25 MAX 8.75 4 1.75 0.51 1.27 H B P B C 1 G 7 C R x 45 D F G -TD 0.25 (0.010) M T C M K SEATING PLAN E H J F M J K M P R 8° 0.25 0.25 6.2 0.5 NOTES : 1. Dimen s io ns A an d B d o n o t in clud e mo ld flas h o r p rotru s ion . 2. M aximu m mo ld flas h o r p ro tru s io n 0.15 mm (0.006) p er s id e fo r A ; fo r B ‑ 0.25 mm (0.010) p er s id e. 6
KK74LV74D 价格&库存

很抱歉,暂时无法提供与“KK74LV74D”相匹配的价格&库存,您可以联系我们找货

免费人工找货