0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
MT91L62

MT91L62

  • 厂商:

    MITEL

  • 封装:

  • 描述:

    MT91L62 - ISO2-CMOS 3 Volt Single Rail Codec - Mitel Networks Corporation

  • 数据手册
  • 价格&库存
MT91L62 数据手册
ISO2-CMOS MT91L62 3 Volt Single Rail Codec Advance Information Features • • • • • • • • • Single 2.7-3.6 volt supply Programmable µ−law/A-law Codec and filters Fully differential to output driver SSI digital interface Individual transmit and receive mute controls 0dB gain in receive path 6dB gain in transmit path Low power operation ITU-T G.714 compliant DS5179 ISSUE 4 August 1999 Ordering Information MT91L62AE MT91L62AS MT91L62AN 20 Pin Plastic DIP (300 mil) 20 Pin SOIC 20 Pin SSOP -40°C to +85°C Description The MT91L62 3V single rail Codec incorporates a built-in Filter/Codec, transmit anti-alias filter, a reference voltage and bias source. The device supports both A-law and µ-law requirements. The MT91L62 is a true 3V device employing a fully differential architecture to ensure wide dynamic range. An analog output driver is provided, capable of driving a 20k ohm load. The MT91L62 is fabricated in Mitel's ISO2-CMOS technology ensuring low power consumption and high reliability. Applications • • • • Cellular radio sets Local area communications stations Line cards Battery operated equipment FILTER/CODEC GAIN VDD VSSA VBias VRef AIN+ ENCODER DECODER 6dB 0 dB Analog Interface AIN- AOUT + AOUT - Din Dout STB CLOCKin PCM Serial Interface Timing Control PWRST IC A/µ CSL0 CSL1 CSL2 RXMute TXMute Figure 1 - Functional Block Diagram 7-173 MT91L62 Advance Information VBias VRef PWRST IC A/µ RXMute TXMute CSL0 CSL1 CSL2 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 AIN+ AINVSS AOUT + AOUT VDD CLOCKin STB Din Dout 20 PIN PDIP/SOIC/SSOP Figure 2 - Pin Connections Pin Description Pin # 13 14 15 16 17 18 19 20 21 22 23 Name VBias VRef Description Bias Voltage (Output). (VDD/2) volts is available at this pin for biasing external amplifiers. Connect 0.1 µ F capacitor to VSS. Reference Voltage for Codec (Output). Nominally [(VDD/2)-1.1] volts. Used internally. Connect 0.1 µ F capacitor to VSS. Internal Connection. Tie externally to VSS for normal operation. A/µ Law Selection. CMOS level compatable input pin governs the companding law used by the device. A-law selected when pin tied to VDD or µ-law selected when pin tied to VSS. PWRST Power-up Reset. Resets internal state of device via Schmitt Trigger input (active low). IC A/µ RXMute Receive Mute. When 1, the transmit PCM is forced to negative zero code. When 0, normal operation. CMOS level compatable input. TXMute Transmit Mute. When 1, the transmit PCM is forced to negative zero code. When 0, normal operation. CMOS level compatable input. CSL0 CSL1 CSL2 Dout Clock Speed Select. These pins are used to program the speed of the SSI mode as well as the conversion rate between the externally supplied MCL clock and the 512 KHz clock required by a filter/codec. Refer to Table 2 for details. CMOS level compatable input. Data Output. A tri-state digital output for 8-bit wide channel data being sent to the Layer 1 device. Data is shifted out via the pin concurrent with the rising edge of BCL during the timeslot defined by STB. Data Input. A digital input for 8-bit wide data from the layer 1 device. Data is sampled on the falling edge of BCL during the timeslot defined by STB. CMOS level compatable input. Data Strobe. This input determines the 8-bit timeslot used by the device for both transmit and receive data. This active high signal has a repetition rate of 8 kHz. CMOS level compatable input. 24 13 Din STB 14 CLOCKin Clock (Input). The clock provided to this input pin is used by the internal device functions. Connect bit clock to this pin when it is 512 kHz or greater. Connect a 4096 kHz clock to this pin when the bit clock is 128 kHz or 256 kHz. CMOS level compatable input. VDD AOUTAOUT+ VSS AinAin+ Positive Power Supply. Nominally 3 volts. Inverting Analog Output. (balanced). Non-Inverting Analog Output. (balanced). Ground. Nominally 0 volts. Inverting Analog Input. No external anti-aliasing is required. Non-Inverting Analog Input. Non-inverting input. No external anti-aliasing is required. 15 16 17 18 19 20 7-174 Advance Information Overview The 3V Single-Rail Codec features complete Analog/ Digital and Digital/Analog conversion of audio signals (Filter/Codec) and an analog interface to a standard analog transmitter and receiver (analog Interface). The receiver amplifier is capable of driving a 20k ohm load. MT91L62 Companding law selection for the Filter/Codec is provided by the A/µ companding control pin. Table 1 illustrates these choices. ITU-T (G.711) µ-Law 1000 0000 1111 1111 0111 1111 0000 0000 Code + Full Scale + Zero A-Law 1010 1010 1101 0101 0101 0101 0010 1010 Functional Description Filter/Codec The Filter/Codec block implements conversion of the analog 0-3.3 kHz speech signals to/from the digital domain compatible with 64 kb/s PCM B-Channels. Selection of companding curves and digital code assignment are programmable. These are ITU-T G.711 A-law or µ-Law, with true-sign/Alternate Digit Inversion. The Filter/Codec block also implements a transmit audio path gain in the analog domain. Figure 3 depicts the nominal half-channel for the MT91L62. The internal architecture is fully differential to provide the best possible noise rejection as well as to allow a wide dynamic range from a single 3 volt supply design. This fully differential architecture is continued into the Analog Interface section to provide full chip realization of these capabilities for the external functions. A reference voltage (VRef), for the conversion requirements of the Codec section, and a bias voltage (VBias), for biasing the internal analog sections, are both generated on-chip. VBias is also brought to an external pin so that it may be used for biasing external gain setting amplifiers. A 0.1µF capacitor must be connected from VBias to analog ground at all times. Likewise, although VRef may only be used internally, a 0.1µF capacitor from the VRef pin to ground is required at all times. The analog ground reference point for these two capacitors must be physically the same point. To facilitate this the VRef and VBias pins are situated on adjacent pins. The transmit filter is designed to meet ITU-T G.714 specifications. An anti-aliasing filter is included. This is a second order lowpass implementation with a corner frequency at 25 kHz. The receive filter is designed to meet ITU-T G.714 specifications. Filter response is peaked to compensate for the sinx/x attenuation caused by the 8 kHz sampling rate. -Zero (quiet code) - Full Scale Table 1: Law Selection Analog Interfaces Standard interfaces are provided by the MT91L62. These are: • The analog inputs (transmitter), pins AIN+/AIN-. The maximum peak to peak input is 2.123Vpp µ−law across AIN+/AINand 2.2Vpp A-law across these pins. • The analog outputs (receiver), pins AOUT+/ AOUT-. This internally compensated fully differential output driver is capable of driving a load of 20k ohms. PCM Serial Interface A serial link is required to transport data between the MT91L62 and an external digital transmission device. The MT91L62 utilizes the strobed data interface found on many standard Codec devices. This interface is commonly referred to as Simple Serial Interface (SSI). The bit clock rate is selected by setting the CSL2-0 control pins as shown in Figure 2. Quiet Code The PCM serial port can be made to send quiet code to the decoder and receive filter path by setting the RxMute pin high. Likewise, the PCM serial port will send quiet code in the transmit path when the 7-175 MT91L62 External Clock Bit Rate (kHz) 128 256 512 1536 2048 4096 Advance Information In SSI mode the MT91L62 supports only B-Channel operation. Hence, in SSI mode transmit and receive B-Channel data are always in the channel defined by the STB input. The data strobe input STB determines the 8-bit timeslot used by the device for both transmit and receive data. This is an active high signal with an 8 kHz repetition rate. SSI operation is separated into two categories based upon the data rate of the available bit clock. If the bit clock is 512 kHz or greater then it is used directly by the internal MT91L62 functions allowing synchronous operation. If the available bit clock is 128 kHz or 256 kHz, then a 4096 kHz master clock is required to derive clocks for the internal MT91L62 functions. Applications where Bit Clock (BCL) is below 512 kHz are designated as asynchronous. The MT91L62 will re-align its internal clocks to allow operation when the external master and bit clocks are asynchronous. Control pins CSL2, CSL1 and CSL0 are used to program the bit rates. For synchronous operation, data is sampled from Din, on the falling edge of BCL during the time slot defined by the STB input. Data is made available, on CSL2 CSL1 CSL0 CLOCKin (kHz) 4096 4096 512 1536 2048 4096 1 1 0 0 0 0 0 0 0 0 1 1 0 1 0 1 0 1 Table 2: Bit Clock Rate Selection TxMute pin is high. When either of these pins are low their respective paths function normally. The -Zero entry of Table 1 is used for the quiet code definition. SSI Mode The SSI BUS consists of input and output serial data streams named Din and Dout respectively, a Clock input signal (CLOCKin), and a framing strobe input (STB). A 4.096 MHz master clock is also required for SSI operation if the bit clock is less than 512 kHz. The timing requirements for SSI are shown in Figures 5 & 6. Serial Port Filter/Codec and Analog Interface Default Bypass Aout + Decoder Receive Filter Gain 0 dB 0 dB Receiver Driver 20kΩ PCM Din Aout- PCM Dout Transmit Gain Encoder 6 dB AIN+ AIN- Analog Input Internal To Device External To Device Figure 3 - Audio Gain Partitioning 7-176 Advance Information Dout, on the rising edge of BCL during the time slot defined by the STB input. Dout is tri-stated at all times when STB is not true. If STB is valid, then quiet code will be transmitted on Dout during the valid strobe period. There is no frame delay through the PCM serial circuit for synchronous operation. For asynchronous operation Dout and Din are as defined for synchronous operation except that the allowed output jitter on Dout is larger. This is due to the resynchronization circuitry activity and will not affect operation since the bit cell period at 128 kb/s and 256 kb/s is relatively large. There is a one frame delay through the PCM serial circuit for asynchronous operation. Refer to the specifications of Figures 5 & 6 for both synchronous and asynchronous SSI timing. PWRST While the MT91L62 is held in PWRST no device control or functionality is possible. MT91L62 Applications Figure 4 shows an application of the MT91L62 in a line card. 0.1 µF VBias Input from Subscriber Line Interface 0.1 µF 0.1 µF 100k 100k 1k 100k 1k 100k 1k 100k CS0 1k 100k CS1 1k 100k 1k CS2 Din Dout Timing Frame Pulse Block Clock A/µ RxMUTE TxMUTE 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 +3V Output to Subscriber Line Interface +3V MT91L62 Figure 4 - Line Card Application 7-177 MT91L62 Absolute Maximum Ratings† Parameter 1 2 3 4 Supply Voltage Voltage on any I/O pin Current on any I/O pin (transducers excluded) Storage Temperature Symbol VDD - VSS VI/VO II/IO TS Advance Information Min - 0.3 VSS - 0.3 - 65 Max 5 VDD + 0.3 ± 20 + 150 Units V V mA °C mW 5 Power Dissipation (package) PD 750 † Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Recommended Operating Conditions Characteristics 1 2 3 4 Supply Voltage CMOS Input Voltage (high) CMOS Input Voltage (low) Operating Temperature Sym VDD VIHC VILC TA Voltages are with respect to VSS unless otherwise stated Min 2.7 0.9*VDD VSS - 40 Typ 3 Max 3.6 VDD 0.1*VDD + 85 Units V V V °C Test Conditions Power Characteristics Characteristics 1 2 Static Supply Current (clock disabled) Dynamic Supply Current: Total all functions enabled Sym IDDC1 IDDFT Min Typ 2 6 Max 20 10 Units µA mA Test Conditions Outputs unloaded, Input signals static, not loaded See Note 1. Note 1: Power delivered to the load is in addition to the bias current requirements. 7-178 Advance Information DC Electrical Characteristics† - Voltages are with respect to ground (VSS) Characteristics 1 2 3 4 5 6 Input HIGH Voltage CMOS inputs Input LOW Voltage CMOS inputs VBias Voltage Output VRef Output Voltage Input Leakage Current Positive Going Threshold Voltage (PWRST only) Negative Going Threshold Voltage (PWRST only) Hysteresis Output HIGH Current Output LOW Current Output Leakage Current Output Capacitance Input Capacitance Sym VIHC VILC VBias VRef IIZ VT+ VT0.65 IOH IOL IOZ Co Ci 1.0 2.5 0.01 15 10 10 2.2 0.7 VDD/2 VDD/2-1.1 MT91L62 unless otherwise stated. Min 0.7*Vdd Typ‡ Max Units V Test Conditions 0.3*Vdd V V V µA V V V mA mA µA pF pF VOH = 0.9*VDD See Note 1 VOL = 0.1*VDD See Note 1 VOUT = VDD and VSS Max. Load = 10kΩ No load VIN=VDD to VSS Vdd=3V 0.1 10 7 8 9 10 11 † DC Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. * Note 1 - Magnitude measurement, ignore signs. Clockin Tolerance Characteristics† Characteristics 1 CLOCKin Frequency (Asynchronous Mode) Min 4095.6 Typ‡ 4096 Max 4096.4 Units kHz Test Conditions (i.e. 100 ppm) † AC Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. 7-179 MT91L62 Advance Information AC Characteristics† for A/D (Transmit) Path - 0dBm0 = ALo3.17 - 3.17dB = 1.027Vrms for µ-Law and 0dBm0 = ALo3.14 - 3.14dB =1.067Vrms for A-Law, at the Codec. (VRef=0.4 volts and VBias=1.5 volts.) Characteristics 1 Analog input equivalent to overload decision Absolute half-channel gain M ± to Dout 3 Gain tracking vs. input level ITU-T G.714 Method 2 Signal to total Distortion vs. input level. ITU-T G.714 Method 2 Transmit Idle Channel Noise Gain relative to gain at 1020Hz 4600 Hz Absolute Delay Group Delay relative to DAX GAX1 GTX 5.4 -0.3 -0.6 -1.6 35 29 24 13 -70.5 16 -69 -25 -30 0.0 0.25 0.25 0.25 0.25 -12.5 -25 -25 6.0 6.6 0.3 0.6 1.6 dB dB dB dB dB dB dB dBrnC0 dBm0p dB dB dB dB dB dB dB dB dB dB µs µs µs µs µs at frequency of minimum delay 500-600 Hz 600 - 1000 Hz 1000 - 2600 Hz 2600 - 2800 Hz ±100mV peak signal on VDD µ-law Sym ALi3.17 ALi3.14 Min Typ‡ 4.246 4.4 Max Units Vp-p Vp-p Test Conditions µ-Law A-Law Both at Codec Transmit filter gain=0dB setting. @1020Hz 3 to -40 dBm0 -40 to -50 dBm0 -50 to -55 dBm0 0 to -30 dBm0 -40 dBm0 -45 dBm0 µ-Law A-Law 2 4 DQX 5 6 NCX NPX GRX -45 -0.25 -0.9 -0.9 -1.2 -0.2 -0.6 -23 -41 360 750 380 130 750 7 8 DAX DDX 9 Power Supply Rejection f=1020 Hz PSSR 30 50 dB † AC Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. 7-180 Advance Information AC Characteristics† for D/A (Receive) Path Characteristics 1 1 2 3 Analog output at the Codec full scale Analog output at the CODEC full scale. Absolute half-channel gain. Din to HSPKR± Gain tracking vs. input level ITU-T G.714 Method 2 Signal to total distortion vs. input level. ITU-T G.714 Method 2 Receive Idle Channel Noise Gain relative to gain at 1020Hz 200 Hz 300 - 3000 Hz 3000 - 3300 Hz 3300 Hz 3400 Hz 4000 Hz 4600 Hz >4600 Hz Absolute Delay Group Delay relative to DAR Sym ALo3.17 ALo3.14 ALo3.17 ALo3.14 GAR1 GTR -0.6 -0.3 -0.6 -1.6 35 29 24 11.5 -80 14 -77 0.25 0.25 0.25 0.25 0.25 -12.5 -25 -25 Min MT91L62 0dBm0 = ALo3.17 - 3.17dB = 1.027Vrms for µ-Law and 0dBm0 = ALo3.14 - 3.14dB =1.067Vrms for A-Law, at the Codec. (VRef=0.4 volts and VBias=1.5 volts.) Typ‡ 4.183 4.331 4.183 4.331 0 Max Units Vp-p Vp-p Vp-p Vp-p Test Conditions µ-Law A-Law µ-Law A-Law @1020Hz 3 to -40 dBm0 -40 to -50 dBm0 -50 to -55 dBm0 0 to -30 dBm0 -40 dBm0 -45 dBm0 µ-Law A-Law 0.6 0.3 0.6 1.6 dB dB dB dB dB dB dB dBrnC0 dBm0p dB dB dB dB dB dB dB dB µs µs µs µs µs 4 GQR 5 6 NCR NPR GRR -0.25 -0.90 -0.9 -0.9 -0.1 -0.5 -23 -41 240 750 380 130 750 -90 -90 7 8 DAR DDR at frequency of min. delay 500-600 Hz 600 - 1000 Hz 1000 - 2600 Hz 2600 - 2800 Hz G.714.16 ITU-T 9 Crosstalk D/A to A/D A/D to D/A CTRT CTTR -74 -80 dB dB † AC Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. Electrical Characteristics† for Analog Outputs Characteristics 1 2 Output load impedance Allowable output capacitive load Sym EZL ECL Min 20k 20 Typ‡ Max Units ohms pF Test Conditions across AOUT± each pin: AOUT+, AOUT- † Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. 7-181 MT91L62 Electrical Characteristics† for Analog Inputs Characteristics 1 Maximum input voltage without overloading Codec across AOUT+/AOUTVIOLH 2.128 2.20 Vp-p Vp-p Sym Min Typ‡ Max Units Advance Information Test Conditions A/µ = 0 A/µ = 1 2 Input Impedance ZI 50 kΩ Ain+/Ain† Electrical Characteristics are over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25 °C and are for design aid only: not guaranteed and not subject to production testing. to VSS AC Electrical Characteristics† - SSI BUS Synchronous Timing (see Figure 5) Characteristics 1 BCL Clock Period 2 BCL Pulse Width High 3 BCL Pulse Width Low 4 BCL Rise/Fall Time 5 Strobe Pulse Width 6 Strobe setup time before BCL falling 7 Strobe hold time after BCL falling 8 Dout High Impedance to Active Low from Strobe rising 9 Dout High Impedance to Active High from Strobe rising 10 Dout Active Low to High Impedance from Strobe falling 11 Dout Active High to High Impedance from Strobe falling 12 Dout Delay (high and low) from BCL rising 13 Din Setup time before BCL falling 14 Din Hold Time from BCL falling Sym tBCL tBCLH tBCLL tR/tF tENW tSSS tSSH tDOZL tDOZH tDOLZ tDOHZ tDD tDIS tDIH 10 50 70 80 Min 244 115 122 122 20 8 x tBCL tBCL-80 tBCL-80 55 55 90 90 80 Typ‡ Max 1953 Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns CL=50 pF, RL=1K CL=50 pF, RL=1K CL=50 pF, RL=1K CL=50 pF, RL=1K CL=50 pF, RL=1K Test Conditions BCL=4096 kHz to 512 kHz BCL=4096 kHz BCL=4096 kHz Note 1 Note 1 † Timing is over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. NOTE 1: Not production tested, guaranteed by design. 7-182 Advance Information tBCL tF MT91L62 tBCLH tR CLOCKin 70% (BCL) 30% tBCLL tDIS Din 70% 30% tDOZL Dout 70% 30% tDOZH tSSS STB 70% 30% tENW tSSH tDOLZ tDOHZ tDD tDIH NOTE: Levels refer to % VDD (CMOS I/O) Figure 5 - SSI Synchronous Timing Diagram AC Electrical Characteristics† - SSI BUS Asynchronous Timing (note 1) (see Figure 6) Characteristics 1 Bit Cell Period 2 Frame Jitter 3 Bit 1 Dout Delay from STB going high 4 Bit 2 Dout Delay from STB going high 5 Bit n Dout Delay from STB going high Sym TDATA Tj tdda1 tdda2 tddan 600+ TDATA-Tj 600 + (n-1) x TDATA-Tj TDATA-Tj TDATA\2 +500ns-Tj +(n-1) x TDATA TDATA\2 +500ns+Tj +(n-1) x TDATA 600+ TDATA 600 + (n-1) x TDATA Min Typ‡ 7812 3906 600 Tj+600 600 + TDATA+Tj 600 + (n-1) x TDATA+Tj TDATA+Tj Max Units ns ns ns ns ns ns CL=50 pF, RL=1K CL=50 pF, RL=1K CL=50 pF, RL=1K n=3 to 8 Test Conditions BCL=128 kHz BCL=256 kHz 6 Bit 1 Data Boundary 7 Din Bit n Data Setup time from STB rising TDATA1 tSU ns ns n=1-8 8 Din Data Hold time from STB rising tho ns † Timing is over recommended temperature range & recommended power supply voltages. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. NOTE 1:Not production tested, guaranteed by design. 7-183 MT91L62 Advance Information Tj STB 70% 30% tdda2 tdha1 tdda1 70% 30% Bit 1 TDATA1 tho tsu Bit 2 Bit 3 TDATA Dout Din 70% 30% TDATA/2 D1 TDATA D2 TDATA D3 NOTE: Levels refer to % VDD (CMOS I/O) Figure 6 - SSI Asynchronous Timing Diagram 7-184 Package Outlines Pin 1 E A C L H e Notes: 1) Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) 4) Ref. JEDEC Standard M0-150/M0118 for 48 Pin 5) A & B Maximum dimensions include allowable mold flash D A2 A1 B 20-Pin Dim 24-Pin Min 0.002 (0.05) 28-Pin Min Max 0.079 (2) 0.002 (0.05) 48-Pin Min 0.095 (2.41) 0.008 (0.2) Min A A1 B C D E e A2 H L 0.27 (6.9) 0.2 (5.0) 0.002 (0.05) 0.0087 (0.22) Max 0.079 (2) Max 0.079 (2) Max 0.110 (2.79) 0.016 (0.406) 0.0135 (0.342) 0.010 (0.25) 0.013 (0.33) 0.008 (0.21) 0.295 (7.5) 0.22 (5.6) 0.0087 (0.22) 0.013 (0.33) 0.008 (0.21) 0.0087 (0.22) 0.013 (0.33) 0.008 (0.21) 0.008 (0.2) 0.31 (7.9) 0.2 (5.0) 0.33 (8.5) 0.22 (5.6) 0.39 (9.9) 0.2 (5.0) 0.42 (10.5) 0.22 (5.6) 0.62 (15.75) 0.291 (7.39) 0.63 (16.00) 0.299 (7.59) 0.025 BSC (0.635 BSC) 0.065 (1.65) 0.29 (7.4) 0.022 (0.55) 0.073 (1.85) 0.32 (8.2) 0.037 (0.95) 0.025 BSC (0.635 BSC) 0.065 (1.65) 0.29 (7.4) 0.022 (0.55) 0.073 (1.85) 0.32 (8.2) 0.037 (0.95) 0.025 BSC (0.635 BSC) 0.065 (1.65) 0.29 (7.4) 0.022 (0.55) 0.073 (1.85) 0.32 (8.2) 0.037 (0.95) 0.025 BSC (0.635 BSC) 0.089 (2.26) 0.395 (10.03) 0.02 (0.51) 0.099 (2.52) 0.42 (10.67) 0.04 (1.02) Small Shrink Outline Package (SSOP) - N Suffix General-11 Package Outlines Pin 1 E A C L H e D 4 mils (lead coplanarity) Notes: 1) Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) 4) A & B Maximum dimensions include allowable mold flash B L A1 DIM A A1 B C D E e H L 16-Pin Min 0.093 (2.35) 0.004 (0.10) 0.013 (0.33) 0.009 (0.231) 0.398 (10.1) 0.291 (7.40) 18-Pin Min 0.093 (2.35) 0.004 (0.10) 0.013 (0.33) 0.009 (0.231) 0.447 (11.35) 0.291 (7.40) 20-Pin Min 0.093 (2.35) 0.004 (0.10) 0.013 (0.33) 0.009 (0.231) 0.496 (12.60) 0.291 (7.40) 24-Pin Min 0.093 (2.35) 0.004 (0.10) 0.013 (0.33) 0.009 (0.231) 0.5985 (15.2) 0.291 (7.40) Max 0.104 (2.65) 0.012 (0.30) 0.020 (0.51) 0.013 (0.318) 0.614 (15.6) 0.299 (7.40) Min 28-Pin Max 0.104 (2.65) 0.012 (0.30) 0.020 (0.51) 0.013 (0.318) 0.7125 (18.1) 0.299 (7.40) Max 0.104 (2.65) 0.012 (0.30) 0.020 (0.51) 0.013 (0.318) 0.413 (10.5) 0.299 (7.40) Max 0.104 (2.65) 0.012 (0.30) 0.030 (0.51) 0.013 (0.318) 0.4625 (11.75) 0.299 (7.40) Max 0.104 (2.65) 0.012 (0.30) 0.020 (0.51) 0.013 (0.318) 0.512 (13.00) 0.299 (7.40) 0.093 (2.35) 0.004 (0.10) 0.013 (0.33) 0.009 (0.231) 0.697 (17.7) 0.291 (7.40) 0.050 BSC (1.27 BSC) 0.394 (10.00) 0.016 (0.40) 0.419 (10.65) 0.050 (1.27) 0.050 BSC (1.27 BSC) 0.394 (10.00) 0.016 (0.40) 0.419 (10.65) 0.050 (1.27) 0.050 BSC (1.27 BSC) 0.394 (10.00) 0.016 (0.40) 0.419 (10.65) 0.050 (1.27) 0.050 BSC (1.27 BSC) 0.394 (10.00) 0.016 (0.40) 0.419 (10.65) 0.050 (1.27) 0.050 BSC (1.27 BSC) 0.394 (10.00) 0.016 (0.40) 0.419 (10.65) 0.050 (1.27) Lead SOIC Package - S Suffix NOTES: 1. Controlling dimensions in parenthesis ( ) are in millimeters. 2. Converted inch dimensions are not necessarily exact. General-7 Package Outlines 3 2 1 E1 E n-2 n-1 n D A2 L b2 Notes: D1 1) Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) A C eA e b eB eC Plastic Dual-In-Line Packages (PDIP) - E Suffix 8-Pin DIM Min A A2 b b2 C D D1 E E1 e eA L eB eC 0 0.115 (2.92) 0.014 (0.356) 0.045 (1.14) 0.008 (0.203) 0.355 (9.02) 0.005 (0.13) 0.300 (7.62) 0.240 (6.10) 0.325 (8.26) 0.280 (7.11) 16-Pin Plastic Max Min Max 0.210 (5.33) 0.115 (2.92) 0.014 (0.356) 0.045 (1.14) 0.008 (0.203) 0.780 (19.81) 0.005 (0.13) 0.300 (7.62) 0.240 (6.10) 0.325 (8.26) 0.280 (7.11) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.014(0.356) 0.800 (20.32) 18-Pin Plastic Min Max 0.210 (5.33) 0.115 (2.92) 0.014 (0.356) 0.045 (1.14) 0.008 (0.203) 0.880 (22.35) 0.005 (0.13) 0.300 (7.62) 0.240 (6.10) 0.325 (8.26) 0.280 (7.11) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.014 (0.356) 0.920 (23.37) 20-Pin Plastic Min Max 0.210 (5.33) 0.115 (2.92) 0.014 (0.356) 0.045 (1.14) 0.008 (0.203) 0.980 (24.89) 0.005 (0.13) 0.300 (7.62) 0.240 (6.10) 0.325 (8.26) 0.280 (7.11) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.014 (0.356) 1.060 (26.9) Plastic 0.210 (5.33) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.014 (0.356) 0.400 (10.16) 0.100 BSC (2.54) 0.300 BSC (7.62) 0.115 (2.92) 0.150 (3.81) 0.430 (10.92) 0.060 (1.52) 0.100 BSC (2.54) 0.300 BSC (7.62) 0.115 (2.92) 0.150 (3.81) 0.430 (10.92) 0 0.060 (1.52) 0.100 BSC (2.54) 0.300 BSC (7.62) 0.115 (2.92) 0.150 (3.81) 0.430 (10.92) 0 0.060 (1.52) 0.100 BSC (2.54) 0.300 BSC (7.62) 0.115 (2.92) 0.150 (3.81) 0.430 (10.92) 0 0.060 (1.52) NOTE: Controlling dimensions in parenthesis ( ) are in millimeters. General-8 Package Outlines 3 2 1 E1 E n-2 n-1 n D A2 L b2 Notes: D1 1) Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) α A C eA e b eB Plastic Dual-In-Line Packages (PDIP) - E Suffix 22-Pin DIM Min A A2 b b2 C D D1 E E E1 E1 e eA eA eB L α 0.115 (2.93) 0.160 (4.06) 15° 0.100 BSC (2.54) 0.400 BSC (10.16) 0.330 (8.39) 0.380 (9.65) 0.125 (3.18) 0.014 (0.356) 0.045 (1.15) 0.008 (0.204) 1.050 (26.67) 0.005 (0.13) 0.390 (9.91) 0.430 (10.92) 24-Pin Plastic Max Min Max 0.250 (6.35) 0.125 (3.18) 0.014 (0.356) 0.030 (0.77) 0.008 (0.204) 1.150 (29.3) 0.005 (0.13) 0.600 (15.24) 0.290 (7.37) 0.485 (12.32) 0.246 (6.25) 0.670 (17.02) .330 (8.38) 0.580 (14.73) 0.254 (6.45) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.015 (0.381) 1.290 (32.7) 28-Pin Plastic Min Max 0.250 (6.35) 0.125 (3.18) 0.014 (0.356) 0.030 (0.77) 0.008 (0.204) 1.380 (35.1) 0.005 (0.13) 0.600 (15.24) 0.670 (17.02) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.015 (0.381) 1.565 (39.7) 40-Pin Plastic Min Max 0.250 (6.35) 0.125 (3.18) 0.014 (0.356) 0.030 (0.77) 0.008 (0.204) 1.980 (50.3) 0.005 (0.13) 0.600 (15.24) 0.670 (17.02) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.015 (0.381) 2.095 (53.2) Plastic 0.210 (5.33) 0.195 (4.95) 0.022 (0.558) 0.070 (1.77) 0.015 (0.381) 1.120 (28.44) 0.485 (12.32) 0.580 (14.73) 0.485 (12.32) 0.580 (14.73) 0.100 BSC (2.54) 0.600 BSC (15.24) 0.300 BSC (7.62) 0.430 (10.92) 0.115 (2.93) 0.200 (5.08) 15° 0.100 BSC (2.54) 0.600 BSC (15.24) 0.100 BSC (2.54) 0.600 BSC (15.24) 0.115 (2.93) 0.200 (5.08) 15° 0.115 (2.93) 0.200 (5.08) 15° Shaded areas for 300 Mil Body Width 24 PDIP only http://www.mitelsemi.com World Headquarters - Canada Tel: +1 (613) 592 2122 Fax: +1 (613) 592 6909 North America Tel: +1 (770) 486 0194 Fax: +1 (770) 631 8213 Asia/Pacific Tel: +65 333 6193 Fax: +65 333 6192 Europe, Middle East, and Africa (EMEA) Tel: +44 (0) 1793 518528 Fax: +44 (0) 1793 518581 Information relating to products and services furnished herein by Mitel Corporation or its subsidiaries (collectively “Mitel”) is believed to be reliable. However, Mitel assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Mitel or licensed from third parties by Mitel, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Mitel, or non-Mitel furnished goods or services may infringe patents or other intellectual property rights owned by Mitel. This publication is issued to provide information only and (unless agreed by Mitel in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Mitel without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user’s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Mitel’s conditions of sale which are available on request. M Mitel (design) and ST-BUS are registered trademarks of MITEL Corporation Mitel Semiconductor is an ISO 9001 Registered Company Copyright 1999 MITEL Corporation All Rights Reserved Printed in CANADA TECHNICAL DOCUMENTATION - NOT FOR RESALE
MT91L62 价格&库存

很抱歉,暂时无法提供与“MT91L62”相匹配的价格&库存,您可以联系我们找货

免费人工找货