0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
NJU8719V

NJU8719V

  • 厂商:

    NJRC

  • 封装:

  • 描述:

    NJU8719V - Monaural BTL Output Switching Driver for Class D Amplifier - New Japan Radio

  • 数据手册
  • 价格&库存
NJU8719V 数据手册
NJU8719 PRELIMINARY Monaural BTL Output Switching Driver for Class D Amplifier ! GENERAL DESCRIPTION The NJU8719 is a monaural BTL output switching driver for class D amplifier. It converts 1bit digital signal input, such as PWM or PDM signal, to analog signal output with simple external LC low-pass filter. The NJU8719 realizes very high power-efficiency by class D operation. Therefore, It is suitable for portable set with speaker. NJU8719V ! PACKAGE OUTLINE ! FEATURES # # # # # # 1-channel 1bit Audio Signal Input Monaural BTL Output Standby(Hi-Z) Control Function Operating Voltage : 2.4V to 5.25V CMOS Technology Package Outline : SSOP10 ! PIN CONFIGURATION VDD IN NC MCK STBYB 1 2 3 4 5 10 9 8 7 6 VSS OUTP VDDO OUTN VSS ! BLOCK DIAGRAM VDD VDDO VSS IN Dead Time Generator MCK OUTP OUTN STBYB VSS Ver.2004-05-20 -1- NJU8719 ! TERMINAL DESCRIPTION No. 1 2 3 4 SYMBOL VDD IN NC MCK I/O − I − I Function Power Supply, VDD=5V 1-bit Data Input Terminal Non connection Master Clock Input Terminal The condition of the data input terminal is fetched with the rising edge of this signal. Standby Control Terminal (L:Standby) 5 STBYB I 6 Power GND and Output GND terminal: VSS=0V VSS − 10 7 OUTN O Negative output 8 VDDO − Output Power Supply, VDD=5V 9 OUTP O Positive output *VSS(Terminal No.6,10) should be connected at a nearest point to the IC. *VDD(Terminal No.1) and VDDO(Terminal No.8) should be connected at a nearest point to the IC. *STBYB(Terminal No.5) must be connected to VDD, when this terminal is not used. ! INPUT TERMINAL STRUCTURE VDD Input Terminal VSS -2-2- Ver.2004-05-20 NJU8719 NJU3555 ! FUNCTIONAL DESCRIPTION (1) Signal Output The OUTP and OUTN generate PMW output signal, which is converted to analog signal via external 2nd-order or higher LC filter. The NJU8719 drives a speaker by the BTL output, and OUTP is a positive output and OUTN is a negative outputs. A switching regulator with a high response against a voltage fluctuation is the best selection for the VDDO, which is the power supply for output drivers. To obtain better T.H.D. performance, the stabilization of the power is required. (2) Standby Control Function By setting the STBYB terminal to “L”, the NJU8719 becomes standby condition. OUTP and OUTN are in Hi-Z. During standby condition, (3) Master Clock Master clock (MCK) synchronizes with the Audio signal input (IN). The setup time and the hold time should be kept in the AC characteristics because IN is fetched with the rising edge of MCK. MCK requires jitter-free or jitter as small as possible because the jitter downs S/N ratio. OUTP and OUTN occur the pop noise when MCK is stopped in operation without standby mode. Therefore, the standby mode should be set before MCK stop. Ver.2004-05-20 -3- NJU8719 ! ABSOLUTE MAXIMUM RATINGS (Ta=25°C) PARAMETER Supply Voltage Input Voltage Operating Temperature Storage Temperature Power Dissipation SSOP10 SYMBOL VDD VDDO Vin Topr Tstg PD RATING -0.3 to +5.5 -0.3 to +5.5 -0.3 to VDD+0.3 -40 to +85 -40 to +125 360* UNIT V V °C °C mW * : Mounted on two-layer board of based on the JEDEC. Note 1) All voltage values are specified as VSS=0V. Note 2) If the LSI is used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electrical characteristics conditions will cause malfunction and poor reliability. Note 3) De-coupling capacitors should be connected between VDD-VSS and VDDO-VSS due to the stabilized operation. ! ELECTRICAL CHARACTERISTICS (Ta=25°C, VDD= VDDO=5.0V, VSS=0V, fS=44.1kHz, unless otherwise noted) PARAMETER VDD ,VDDO Supply Voltage Output Driver High side Resistance Output Driver Low side Resistance Operating Current at Standby Operating Current at Operating (Mute signal input) Input Voltage VIL Input Leakage Current ILK 0 0.3VDD ±1 V µA SYMBOL VDD RH RL IST IDD VIH VOUT=VDDO-0.1V VOUT=0.1V IN, STBYB=0V No-load operating IN=32fS MCK=256fS No-load operating CONDITIONS MIN. 2.4 0.7VDD TYP. 5.0 0.5 0.5 3.8 MAX. 5.25 1.5 1.5 1 5.7 VDD UNIT V Ω Ω µA mA V -4-4- Ver.2004-05-20 NJU8719 NJU3555 ! TIMING CHARACTERISTICS • Audio Signal Input tMCKH MCK tMCKL IN tDS tDH PARAMETER MCK Frequency MCK Pulse Width (H) MCK Pulse Width (L) IN Setup Time IN Hold Time (Ta=25°C, VDD= VDDO=5.0V, VSS=0V, fS=44.1kHz, unless otherwise noted) SYMBOL CONDITIONS MIN. TYP. MAX. UNIT fMCKI tMCKH tMCKL tDS tDH 12 12 20 20 25 MHz ns ns ns ns • Output Control Signal Input 0.7VDD 0.3VDD 0.7VDD 0.3VDD STBYB tUP tDN PARAMETER Rise Time Fall Time (Ta=25°C, VDD= VDDO=5.0V, VSS=0V, fS=44.1kHz, unless otherwise noted) SYMBOL CONDITIONS MIN. TYP. MAX. UNIT tUP tDN 50 50 ns ns Note 4) All timings are based on 30% and 70% voltage level of VDD. Ver.2004-05-20 -5- NJU8719 ! APPLICATION CIRCUIT 22µH VDD 10µF 0.1µF VDD(1) OUTP(9) 1µF 8Ω VSS(10) NJU8719 OUTN(7) 1µF 22µH 1µF Speaker IN(2) MCK(4) STBYB(5) VDDO(8) 100µF VDDO VSS(6) Note 5) De-coupling capacitors must be connected between each power supply terminal and GND terminal. Note 6) The power supply for VDDO requires fast driving response performance such as a switching regulator for T.H.D.. Note 7) The above circuit shows only application example and does not guarantee the any electrical characteristics. Therefore, please consider and check the circuit carefully to fit your application. [CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights. -6-6- Ver.2004-05-20
NJU8719V 价格&库存

很抱歉,暂时无法提供与“NJU8719V”相匹配的价格&库存,您可以联系我们找货

免费人工找货