0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74AHC1G09

74AHC1G09

  • 厂商:

    NXP(恩智浦)

  • 封装:

  • 描述:

    74AHC1G09 - 2-input AND gate with open-drain output - NXP Semiconductors

  • 数据手册
  • 价格&库存
74AHC1G09 数据手册
74AHC1G09 2-input AND gate with open-drain output Rev. 02 — 18 December 2007 Product data sheet 1. General description The 74AHC1G09 is a high-speed Si-gate CMOS device. The 74AHC1G09 provides the 2-input AND function with open-drain output. The output of the 74AHC1G09 is an open drain and can be connected to other open-drain outputs to implement active-LOW, wired-OR or active-HIGH wired-AND functions. For digital operation this device must have a pull-up resistor to establish a logic HIGH level. 2. Features s s s s High noise immunity Low power dissipation SOT353-1 and SOT753 package options ESD protection: x HBM JESD22-A114E: exceeds 2000 V x MM JESD22-A115-A: exceeds 200 V x CDM JESD22-C101C: exceeds 1000 V s Specified from −40 °C to +85 °C and from −40 °C to +125 °C. 3. Ordering information Table 1. Ordering information Package Temperature range Name 74AHC1G09GW 74AHC1G09GV −40 °C to +125 °C −40 °C to +125 °C TSSOP5 SC-74A Description plastic thin shrink small outline package; 5 leads; body width 1.25 mm plastic surface-mounted package; 5 leads Version SOT353-1 SOT753 Type number 4. Marking Table 2. Marking Marking code A9 A09 Type number 74AHC1G09GW 74AHC1G09GV NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 5. Functional diagram Y A B A 1 2 4 Y 1 2 001aad598 & 4 B GND 001aad600 001aad599 Fig 1. Logic symbol Fig 2. IEC logic symbol Fig 3. Logic diagram 6. Pinning information 6.1 Pinning B A 1 2 5 VCC 09 4 001aad601 GND 3 Y Fig 4. Pin configuration SOT353-1 (TSSOP5) and SOT753 (SC-74A) 6.2 Pin description Table 3. Symbol B A GND Y VCC Pin description Pin 1 2 3 4 5 Description data input B data input A ground (0 V) data output Y supply voltage 7. Functional description Table 4. Input A L L H H [1] Function table[1] Output B L H L H Y L L L Z H = HIGH voltage level; L = LOW voltage level; Z = high-impedance OFF-state. 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 2 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 8. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC VI VO IIK IOK IO ICC IGND Tstg Ptot [1] [2] Parameter supply voltage input voltage output voltage input clamping current output clamping current output current supply current GND current storage temperature total power dissipation Conditions [1] Min −0.5 −0.5 −0.5 −0.5 −65 Max +7.0 +7.0 +7.0 +7.0 −20 ±20 25 ±75 ±75 +150 250 Unit V V V V mA mA mA mA mA °C mW active mode high-impedance mode VI < −0.5 V VO < −0.5 V VO > −0.5 V [1] [1] [1] [1] Tamb = −40 °C to +125 °C [2] - The input and output voltage ratings may be exceeded if the input and output current ratings are observed. For TSSOP5 and SC-74A packages: above 87.5 °C the value of Ptot derates linearly with 4.0 mW/K. 9. Recommended operating conditions Table 6. Symbol VCC VI VO Tamb ∆t/∆V Recommended operating operations Parameter supply voltage input voltage output voltage ambient temperature input transition rise and fall rate VCC = 3.0 V to 3.6 V VCC = 4.5 V to 5.5 V active mode high-impedance mode Conditions Min 2.0 0 0 0 −40 Typ 5.0 +25 Max 5.5 5.5 VCC 6.0 +125 100 20 Unit V V V V °C ns/V ns/V 10. Static characteristics Table 7. Static characteristics Voltages are referenced to GND (ground = 0 V). Symbol Parameter VIH HIGH-level input voltage Conditions Min VCC = 2.0 V VCC = 3.0 V VCC = 5.5 V VIL LOW-level input voltage VCC = 2.0 V VCC = 3.0 V VCC = 5.5 V 74AHC1G09_2 25 °C Typ Max 0.5 0.9 1.65 1.5 2.1 3.85 - −40 °C to +85 °C −40 °C to +125 °C Unit Min 1.5 2.1 3.85 Max 0.5 0.9 1.65 Min 1.5 2.1 3.85 Max 0.5 0.9 1.65 V V V V V V © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 3 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output Table 7. Static characteristics …continued Voltages are referenced to GND (ground = 0 V). Symbol Parameter VOL Conditions Min LOW-level VI = VIH or VIL output voltage IO = 50 µA; VCC = 2.0 V IO = 50 µA; VCC = 3.0 V IO = 50 µA; VCC = 4.5 V IO = 4.0 mA; VCC = 3.0 V IO = 8.0 mA; VCC = 4.5 V II IOZ ICC CI input leakage current VI = 5.5 V or GND; VCC = 0 V to 5.5 V 25 °C Typ 0 0 0 1.5 Max 0.1 0.1 0.1 0.36 0.36 ±0.1 ±0.25 1.0 10 −40 °C to +85 °C −40 °C to +125 °C Unit Min Max 0.1 0.1 0.1 0.44 0.44 ±1.0 ±2.5 10 10 Min Max 0.1 0.1 0.1 0.55 0.55 ±2.0 ±10.0 20 10 V V V V V µA µA µA pF OFF-state VI = VIH or VIL; VO = VCC or output current GND; VCC = 5.5 V supply current VI = VCC or GND; IO = 0 A; VCC = 5.5 V input capacitance 11. Dynamic characteristics Table 8. Dynamic characteristics GND = 0 V; for test circuit see Figure 6. Symbol Parameter tpd Conditions Min propagation delay A and B to Y; see Figure 5 VCC = 3.0 V to 3.6 V CL = 15 pF CL = 50 pF VCC = 4.5 V to 5.5 V CL = 15 pF CL = 50 pF CPD power dissipation capacitance CL = 50 pF; fi = 1 MHz; VI = GND to VCC [4] [3] [1] 25 °C Typ Max −40 °C to +85 °C −40 °C to +125 °C Unit Min Max Min Max [2] - 4.6 6.5 3.2 4.6 5 7.5 11.0 5.5 7.5 - 1.0 1.5 1.0 1.5 - 8.5 12.0 6.5 8.0 - 1.0 1.5 1.0 1.5 - 9.0 12.5 7.0 8.5 - ns ns ns ns pF [1] [2] [3] [4] tpd is the same as tPZL and tPLZ. Typical values are measured at VCC = 3.3 V. Typical values are measured at VCC = 5.0 V. CPD is used to determine the dynamic power dissipation (PD in µW). PD = CPD × VCC2 × fi × N + (CL × VCC2 × fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in V; N = number of inputs switching; (CL × VCC2 × fo) = dissipation due to the output if the combination of the pull up voltage and resistance results in VCC at the output. © NXP B.V. 2007. All rights reserved. 74AHC1G09_2 Product data sheet Rev. 02 — 18 December 2007 4 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 12. Waveforms VI A, B input GND t PLZ VCC Y output VOL VX 001aad602 VM t PZL VM Measurement points are given in Table 9. VOL is the typical voltage output level that occur with the output load. Fig 5. The data input (A, B) to output (Y) propagation delays Table 9. Input VM 0.5VCC Measurement points Output VM 0.5VCC VX VOL + 0.3 V S1 VCC PULSE GENERATOR VI D.U.T. RT CL VO RL = 1000 Ω VCC open GND mna232 Test data is given in Table 10. Definitions for test circuit: CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to output impedance Zo of the pulse generator. Fig 6. Load circuit for switching times Table 10. Input VI GND to VCC GND to VCC tr, tf ≤ 3.0 ns ≤ 3.0 ns Test data Load RL 1000 Ω 1000 Ω CL 15 pF 50 pF S1 tPHZ, tPZH GND GND tPLZ, tPZL VCC VCC tPLH, tPHL open open 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 5 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 13. Package outline TSSOP5: plastic thin shrink small outline package; 5 leads; body width 1.25 mm SOT353-1 D E A X c y HE vMA Z 5 4 A2 A1 (A3) θ A 1 e e1 bp 3 wM detail X Lp L 0 1.5 scale 3 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.1 A1 0.1 0 A2 1.0 0.8 A3 0.15 bp 0.30 0.15 c 0.25 0.08 D(1) 2.25 1.85 E(1) 1.35 1.15 e 0.65 e1 1.3 HE 2.25 2.0 L 0.425 Lp 0.46 0.21 v 0.3 w 0.1 y 0.1 Z(1) 0.60 0.15 θ 7° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT353-1 REFERENCES IEC JEDEC MO-203 JEITA SC-88A EUROPEAN PROJECTION ISSUE DATE 00-09-01 03-02-19 Fig 7. Package outline SOT353-1 (TSSOP5) 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 6 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output Plastic surface-mounted package; 5 leads SOT753 D B E A X y HE vMA 5 4 Q A A1 c 1 2 3 detail X Lp e bp wM B 0 1 scale 2 mm DIMENSIONS (mm are the original dimensions) UNIT mm A 1.1 0.9 A1 0.100 0.013 bp 0.40 0.25 c 0.26 0.10 D 3.1 2.7 E 1.7 1.3 e 0.95 HE 3.0 2.5 Lp 0.6 0.2 Q 0.33 0.23 v 0.2 w 0.2 y 0.1 OUTLINE VERSION SOT753 REFERENCES IEC JEDEC JEITA SC-74A EUROPEAN PROJECTION ISSUE DATE 02-04-16 06-03-16 Fig 8. Package outline SOT753 (SC-74A) 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 7 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 14. Abbreviations Table 11. Acronym CDM DUT ESD HBM MM Abbreviations Description Charged Device Model Device Under Test ElectroStatic Discharge Human Body Model Machine Model 15. Revision history Table 12. Revision history Release date 20071218 Data sheet status Product data sheet Change notice Supersedes 74AHC1G09_1 Document ID 74AHC1G09_2 Modifications: • • • • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. Legal texts have been adapted to the new company name where appropriate. Package SOT753 added to Section 3, Section 4 and Section 13. Quick reference data section removed. Product data sheet - 74AHC1G09_1 20050926 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 8 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 16. Legal information 16.1 Data sheet status Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet [1] [2] [3] Product status[3] Development Qualification Production Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification. Please consult the most recently issued document before initiating or completing a design. The term ‘short data sheet’ is explained in section “Definitions”. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 16.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 16.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or 16.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 17. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: salesaddresses@nxp.com 74AHC1G09_2 © NXP B.V. 2007. All rights reserved. Product data sheet Rev. 02 — 18 December 2007 9 of 10 NXP Semiconductors 74AHC1G09 2-input AND gate with open-drain output 18. Contents 1 2 3 4 5 6 6.1 6.2 7 8 9 10 11 12 13 14 15 16 16.1 16.2 16.3 16.4 17 18 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 1 Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 2 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 2 Functional description . . . . . . . . . . . . . . . . . . . 2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 3 Recommended operating conditions. . . . . . . . 3 Static characteristics. . . . . . . . . . . . . . . . . . . . . 3 Dynamic characteristics . . . . . . . . . . . . . . . . . . 4 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 6 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . 8 Legal information. . . . . . . . . . . . . . . . . . . . . . . . 9 Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 9 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Contact information. . . . . . . . . . . . . . . . . . . . . . 9 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2007. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 18 December 2007 Document identifier: 74AHC1G09_2
74AHC1G09 价格&库存

很抱歉,暂时无法提供与“74AHC1G09”相匹配的价格&库存,您可以联系我们找货

免费人工找货