0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
5P49EE805NDGI

5P49EE805NDGI

  • 厂商:

    RENESAS(瑞萨)

  • 封装:

    VFQFN-28

  • 描述:

    IC CLOCK GENERATOR 28QFN

  • 数据手册
  • 价格&库存
5P49EE805NDGI 数据手册
DATASHEET IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR Description Features The IDT5P49EE805 is a programmable clock generator intended for low power, battery operated consumer applications. There are four internal PLLs, each individually programmable, allowing for four unique non-integer-related frequencies. The frequencies are generated from a single reference clock. The reference clock can come from either a TCXO or input clock. An additional 32kHz crystal oscillator is available to provide a real time clock or non-critical performance MHz processor clock. • Four internal PLLs • Internal non-volatile EEPROM • Internal I2C EEPROM master interface • FAST (400kHz) mode I2C serial interfaces • Input Frequencies – TCXO: 10 MHz to 40 MHz – RTC Crystal: 32.768 kHz • Two buffered Sine wave outputs at 750 mV to 1Vpp • Output Frequency Ranges: kHz to 100 MHz • Each PLL has an 8-bit reference divider and a 11-bit Two buffered reference Sine wave output clock are supported with amplitude of 750 mV to 1V, peak to peak. The IDT5P49EE805 can be programmed through the use of the I2C interfaces. The programming interface enables the device to be programmed when it is in normal operation or what is commonly known as in system programmable. An internal EEPROM allows the user to save and restore the configuration of the device without having to reprogram it on power-up. feedback-divider • 8-bit output-divider blocks • One of the PLLs support Spread Spectrum generation capable of configuration to pixel rate, with adjustable modulation rate and amplitude to support video clock with no visible artifacts • I/O Standards: Each of the four PLLs has an 8-bit reference divider and a 11-bit feedback divider. This allows the user to generate four unique non-integer-related frequencies. The PLL loop bandwidth is programmable to allow the user to tailor the PLL response to the application. For instance, the user can tune the PLL parameters to minimize jitter generation or to maximize jitter attenuation. Spread spectrum generation is supported on one of the PLLs. – Outputs - 1.8V/2.5V/3.3 V LVTTL/ LVCMOS • • • • • • There are total six 8-bit output dividers. Outputs are LVCMOS. The outputs are connected to the PLLs via the switch matrix. The switch matrix allows the user to route the PLL outputs to any output bank. This feature can be used to simplify and optimize the board layout. In addition, each output's slew rate and enable/disable function can be programmed. Programmable Slew Rate Control Programmable Loop Bandwidth Settings Programmable output inversion to reduce bimodal jitter Individual output enable/disable Power-down/Sleep mode – 10μA max in power down mode – 32kHz clock output active sleep mode – 100μA max in sleep mode • 1.8V VDD Core Voltage • Available in 28-pin 4x4mm QFN packages • -40 to +85°C Industrial Temp operation Target Applications • • • • • • 3 independent adjustable VDDO groups. Smart Mobile Handset Personal Navigation Device (PND) Camcorder DSC Portable Game Console Personal Media Player IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 1 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Functional Block Diagram VDDA VDD VDDO1 VDDO2 VDDO3 S R C 0 /D IV 0 O UT0 S R C 1 /D IV 1 O UT1 P L L B (S S ) S R C 2 /D IV 2 O UT2 PLLC S R C 3 /D IV 3 OUT3 /D IV 4 O UT4 /D IV 5 O UT5 T C X O _ IN PLLA 7 5 0 m V to 1 V p p R E F S E L0 R E F S E L1 SDA SCL C o n tro l L o g ic R E F S E L2 S E L [1 :0 ] S R C 4 R E F S E L3 PLLD S R C 5 O UT6A 3 2 k X IN 7 5 0 m V to 1 V p p 32kX O U T O U T6B 7 5 0 m V to 1 V p p GND IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 2 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Pin Assignment SDA OUT6A VDD VDD GND TCXO_IN VDDA OUT5 1 28 27 26 25 24 23 22 21 OUT4 2 20 SCLK OUT3 3 19 VDDO3 SEL0 4 18 OUT0 VDDO1 5 17 VDD X1_32 6 16 VDD X2_32 7 15 OUT1 8 OUT6B 9 10 11 12 13 14 SEL1 OUT2 VDD VDDO2 GND GND VDDx 28 pin VFQFPN (Top View) Pin Descriptions Pin Name Pin # I/O Pin Type Pin Description OUT5 1 O Adjustable Configurable clock output 5. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. OUT4 2 O Adjustable Configurable clock output 4. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. OUT3 3 O Adjustable Configurable clock output 3. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. SEL0* 4 I LVTTL Configuration select pin. Weak internal pull down resistor. VDDO1 5 Power Device power supply. Connect to 1.8 to 3.3V. Using register settings, select output voltage levels for OUT0-OUT5. VDDO1 must be greater than or equal to both VDDO2 and VDDO3. X132k 6 I LVTTL 32kHz CRYSTAL_IN -- Reference crystal input X232k 7 0 LVTTL 32kHz CRYSTAL_OUT -- Reference crystal feedback. VDDx 8 Power Crystal oscillator power supply. Connect to 1.8V. Use filtered analog power supply if available. GND 9 Power Connect to Ground. GND 10 Power Connect to Ground. VDD 11 Power Device power supply. Connect to 1.8V. VDDO2 12 Power Device power supply. Connect to 1.8 to 3.3V. Using register settings, select output voltage levels for OUT0-OUT5. OUT2 13 O Adjustable SEL1* 14 I LVTTL IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR Configurable clock output 2. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. Configuration select pin. Weak internal pull down resistor. 3 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Pin Name Pin # I/O Pin Type Pin Description OUT1 15 O Adjustable Configurable clock output 1. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. VDD 16 Power Device power supply. Connect to 1.8V. VDD 17 Power Device power supply. Connect to 1.8V. OUT0 18 VDDO3 19 SCLK 20 OUT6B O Adjustable Configurable clock output 0. Single-ended output voltage levels are register controlled by either VDDO1, VDDO2 or VDDO3. Power Device power supply. Connect to 1.8 to 3.3V. Using register settings, select output voltage levels for OUT0-OUT5. I LVTTL I2C clock. Logic levels set by VDDO1. 5V tolerant. 21 O Output Buffered reference Sine wave clock output. Single-ended output voltage levels are controlled by VDDA. Output high-Z when disabled. AC couple wiht 0.1μF capacitor. OUT6A 22 O Output Buffered reference Sine wave clock output. Single-ended output voltage levels are controlled by VDDA. Output high-Z when disabled. AC couple wiht 0.1μF capacitor. SDA 23 I/O VDD 24 Power Device power supply. Connect to 1.8V. VDD 25 Power Device power supply. Connect to 1.8V. GND 26 Power Connect to Ground. TCXO_IN 27 Input TCXO clock input. VDDA 28 Power Filtered analog power supply. Connect to 1.8V. I Open Drain Bidirectional I2C data. Logic levels set by VDDO1. 5V tolerant. Note *: SEL pins should be controlled by 1.8V LVTTL logic; 3.3V tolerant. Note 1: Outputs are user programmable to drive single-ended 1.8V/2.5V/3.3V LVTTL. Differential LVDS interface levels can be generated for OUT4A/OUT4B when connected to VDDO1=3.3V and registers configured appropriately. Alway completely power up VDD and VDDx prior to applying VDDO power. Note 2: Default configuration CLK1=Buffered MHz Reference output and CLK2=Buffered 32.768kHz output. All other outputs are off. Note 3: Do not power up with SEL[1:0] = 00 (in Power down/Sleep mode). Ideal Power Up Sequence Ideal Power Down Sequence 1) VDD and VDDx must come up first, followed by VDDO 2) VDDO1 must come up within 1ms after VDD and VDDX come up 3) VDDO2/3 must be equal to, or lower than, VDDO1 4) VDD and VDDx have approx. the same ramp rate 5) VDDO1 and VDDO2/3 have approx. same ramp rate 1) VDDO must drop first, followed by VDD and VDDx 2) VDD and VDDx must come down within 1ms after VDDO1 comes down 3) VDDO2/3 must be equal to, or lower than, VDDO1 4) VDD and VDDx have approx. the same ramp rate 5) VDDO1 and VDDO2/3 have approx. same ramp rate V V VDDO1 VDDO1 VDDO2, VDDO3 VDD, VDDx VDDO2, VDDO3 VDD, VDDx 1 ms 1 ms t t IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 4 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR PLL Features and Descriptions VCO D M XDIV PLL Block Diagram Ref-Divider (D) Values Feedback Pre-Divider (XDIV) Values Feedback (M) Values PLLA 1 - 255 1 or 4 6 - 2047 Yes No PLLB 1 - 255 4 6 - 2047 Yes Yes PLLC 1 - 255 1 or 8 bit divide 6 - 2047 Yes No PLLD 1 - 255 1 or 4 6 - 2047 Yes No Crystal Input (XIN/REF) Programmable Spread Spectrum Loop Bandwidth Generation Capability Reference Pre-Divider, Reference Divider, Feedback-Divider and Post-Divider The crystal oscillators should be fundamental mode quartz crystals; overtone crystals are not suitable. Crystal frequency should be specified for parallel resonance with 50Ω maximum equivalent series resonance. 0 Each PLL incorporates an 8-bit reference-scaler and a 11-bit feedback divider which allows the user to generate four unique non-integer-related frequencies. PLLA and PLLD each have a feedback pre-divider that provides additional multiplication for kHz reference clock applications. Each output divider supports 8-bit post-divider. The following equation governs how the output frequency is calculated. ONXTALB=0 bit needs to be set for XIN/REF. Crystal Load Capacitors The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground. These capacitors are used to adjust the stray capacitance of the board to match the nominally required crystal load capacitance. Because load capacitance can only be increased in this trimming process, it is important to keep stray capacitance to a minimum by using very short PCB traces (and no vias) between the crystal and device. Crystal capacitors must be connected from each of the pins X1 and X2 to ground. XDIV*M FOUT = FIN * ( ) D (Eq. 2) ODIV Where FIN is the reference frequency, XDIV is the feedback pre-divider value, M is the feedback-divider value, D is the reference divider value, ODIV is the total post-divider value, and FOUT is the resulting output frequency. Programming any of the dividers may cause glitches on the outputs. The crystal cpacitors are internal to the device and have an effective value of 4pF. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 5 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR SPREAD SPECTRUM GENERATION (PLLB) Video Example FREF = 25MHz, FOUT = 27 MHz, 640 pixels per line, center spread of ±1%. Find the necessary spread spectrum register settings. PLLB has spread spectrum generation capability, which users have the option of turning on and off. Spread spectrum profile, frequency, and spread are fully programmable (within limits). The programmable spread spectrum generation parameters are NC[10:0], MOD[12:0], and NSS[10:0] bits. To enable spread spectrum, set SSENB_B=0. FMID = FOUT NC = 640 or 320 or 160 (integer number of spread periods/screen) The spread spectrum circuitry was specifically developed to accommodate video display applications. The spread modulation frequency can be defined to exactly equal the horizontal line frequency (HSYNC) MOD = (25MHz * 640)/(2 * 27MHz) = 296 NC[10:0] FMOD = 27MHz/640 = 42.2kHz. NSS = (640/2)+(640/8)*(27.27MHz-26.73MHz)/27MHz = 322. These bits are used to determine the number of pulses per spread spectrum cycle. For video applications, NC is the number of pixels on the horizontal display row (or integer multiple of displayed pixels in a row). By matching the spread period to the screen, no tearing or “shimmer” will be apparent. Non-Video Example FREF = 25MHz, FOUT = 27 MHz, 32kHz modulation rate, center spread of ±1%. Find the necessary spread spectrum register settings. FMID = FOUT NC must be an even number to insure that the upward spread transition has the same number of steps as the downward spread transition. FMOD = 32kHz = 27MHz/NC. NC = 844 For non-video applications, this can also be seen as the number of clock cycles for a complete spread spectrum period. MOD = (25MHz * 844)/(2 * 27MHz) = 391 MOD[12:0] NSS = (844/2)+(844/8)*(27.27MHz-26.73MHz)/27MHz = 424. These bits relate the reference frequency to the target average spread output frequency (FMID). FMID is the midpoint between FMAX (maximum frequency) and FMIN (minimum frequency). FMID = (FMAX + FMIN) / 2 MOD = (FREF * NC) / (2 * FMID) NSS[10:0] These bits control the amplitude of the spread modulation. NSS = (NC / 2) + (NC / 8) * (FMAX - FMIN) / FMID Modulation frequency: FMOD = FMID / NC (Eq. 11) IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 6 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR VSYNC, HSYNC, DOT_CLK – Modulation Rate Relationship VSYNC HSYNC Integer multiple of HSYNC periods DOT_CLK Modulation Rate X/2 X/2 X X X = Number of cycles of DOT_CLK per HSYNC period. X/2 = Number of cycles of DOT_CLK that the modulation edge rises/falls. Zero capacitor (Cz) = 280pF LOOP FILTER Pole capacitor (Cp) = 30pF The loop filter for each PLL can be programmed to optimize the jitter performance. The low-pass frequency response of the PLL is the mechanism that dictates the jitter transfer characteristics. The loop bandwidth can be extracted from the jitter transfer. A narrow loop bandwidth is good for jitter attenuation while a wide loop bandwidth is best for low jitter generation. The specific loop filter components that can be programmed are the resistor via the RZ[4:0] bits, zero capacitor via the CZ[2:0] bits, pole capacitor via the CP[1:0] bits, and the charge pump current via the IP#[2:0] bits. Charge pump (Ip) = IP#[2:0] uA VCO gain (KVCO) = 350MHz/V * 2π The following equations govern how the loop filter is set: IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 7 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Damping Factor: ζ= Rz/2 *(KVCO * Ip * Cz)1/2/M Example Fc = 150KHz is the desired loop bandwidth. The total A*M value is 160. The ζ(damping factor) target should be 0.7, meaning the loop is critically damped. Given Fc and A*M, an optimal loop filter setting needs to be solved for that will meet both the PLL loop bandwidth and maintain loop stability. Choose a mid-range charge pump from register table Icp= 11.9uA. PLL Loop Bandwidth: Kφ * KVCO = 350MHz/V * 40uA = 12000A/Vs Charge pump gain (Kφ⎞) = Ip / 2π ωc = 2π * Fc = 9.42x105 s-1 VCO gain (KVCO) = 350MHz/V * 2π ωp = (Cz + Cp)/(Rz * Cz * Cp) = ωz (1 + Cz / Cp) M = Total multiplier value (See the PRE-SCALERS, FEEDBACK-DIVIDERS, POST-DIVIDERS section for more detail) Solving for Rz, the best possible value Rz=30kOhms (RZ[1:0]=10) gives ωc = (Rz * Kφ * KVCO * Cz)/(M * (Cz + Cp)) ζ= 1.4 (Ideal range for ζ is 0.7 to 1.4) Fc = ωc / 2π Solving back for the PLL loop bandwidth, Fc=149kHz. Note, the phase/frequency detector frequency (FPFD) is typically seven times the PLL closed-loop bandwidth (Fc) but too high of a ratio will reduce your phase margin thus compromising loop stability. φm = (360 / 2π) * [tan-1 (9.42x105 s-1 / 1.19x105s-1) - tan-1(9.42x105 s-1/ 1.23x106 s-1)] = 45° To determine if the loop is stable, the phase margin (φm) would need to be calculated as follows. The phase margin would be acceptable with a fairly stable loop. The phase margin must be checked for loop stability. Phase Margin: ωz = 1 / (Rz * Cz) ωp = (Cz + Cp)/(Rz * Cz * Cp) φm = (360 / 2π) * [tan-1(ωc/ ωz) - tan-1(ωc/ ωp)] To ensure stability in the loop, the phase margin is recommended to be > 60° but too high will result in the lock time being excessively long. Certain loop filter parameters would need to be compromised to not only meet a required loop bandwidth but to also maintain loop stability. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 8 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR SEL[1:0] Function Power Down/Sleep Mode is selected by the No_PD bit. No_PD=0 enables Power Down mode with no outputs. No_PD=1 enables sleep mode with 32kHz output on OUT2. The IDT5P49EE805 can support up to three unique configurations. Users may pre-program all configurations, selected using SEL[1:0] pins. Alternatively, users may use I2C interface to configure these registers on- the-fly. Always power with SEL1=1 and/or SEL0=1. SEL1 SEL0 Configuration Selections 0 0 Power Down/Sleep Mode 0 1 Select CONFIG0 1 0 Select CONFIG1 1 1 Select CONFIG2 Configuration OUTx IO Standard a single 3.3V power supply. Each output can support 1.8V/ 2.5V or 3.3V LVCMOS. VDDO1 must have the highest voltage of any pin on the device. VDDO2 and VDDO3 may have any value between 1.8V and VDDO1. Users can configure the individual output IO standard from Programming the Device I2C may be used to program the IDT5P49EE805. The frame formats are shown in the following illustration. – Device (slave) address = 7'b1101010 I2C Programming The IDT5P49EE805 is programmed through an I2C-Bus serial interface, and is an I2C slave device. The read and write transfer formats are supported. The first byte of data after a write frame to the correct slave address is interpreted as the register address; this address auto-increments after each byte written or read. Framing First Byte Transmitted on I2C Bus IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 9 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR External I2C Interface Condition EEPROM Interface after the STOP condition is issued by the Master, during which time the IDT5P49EE805 will not generate Acknowledge bits. The IDT5P49EE805 will acknowledge the instructions after it has completed execution of them. During that time, the I2C bus should be interpreted as busy by all other users of the bus. The IDT5P49EE805 can store its configuration in an internal EEPROM. The contents of the device's internal programming registers can be saved to the EEPROM by issuing a save instruction (ProgSave) and can be loaded back to the internal programming registers by issuing a restore instruction (ProgRestore). On power-up of the IDT5P49EE805, an automatic restore is performed to load the EEPROM contents into the internal programming registers. The IDT5P49EE805 will be ready to accept a programming instruction once it acknowledges its 7-bit I2C address. 2 To initiate a save or restore using I C, only two bytes are transferred. The Device Address is issued with the read/write bit set to “0”, followed by the appropriate command code. The save or restore instruction executes Progwrite Progwrite Command Frame Writes can continue as long as a Stop condition is not sent and each byte will increment the register address. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 10 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Progread Note: If the expected read command is not from the next higher register to the previous read or write command, then set a known “read” register address prior to a read operation by issuing the following command: Prior to Progread Command Set Register Address The user can ignore the STOP condition above and use a repeated START condition instead, straight after the slave acknowledgement bit (i.e., followed by the Progread command): S Address R/W ACK ID Byte ACK Data_1 ACK Data_2 ACK 7-bits 1 1-bit 8-bits 1-bit 8-bits 1-bit 8-bits 1-bit Data_last NACK 8-bits P 1-bit Progread Command Frame Progsave Note: PROGWRITE is for writing to the IDT5P49EE805 registers. PROGREAD is for reading the IDT5P49EE805 registers. PROGSAVE is for saving all the contents of the IDT5P49EE805 registers to the EEPROM. PROGRESTORE is for loading the entire EEPROM contents to the IDT5P49EE805 registers. Progrestore Note: During PROGRESTORE, outputs will be turned off to ensure that no improper voltage levels are experienced before initialization. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 11 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR I2C Bus DC Characteristics Symbol Parameter VIH Input HIGH Level VIL Input LOW Level VHYS IIN VOL Conditions Min Typ 0.7xVDDO1 Hysteresis of Inputs Max Unit 5.5 V 0.3xVDDO1 V 0.05xVDDO1 V Input Leakage Current VDD = 0V ±1.0 µA Output LOW Voltage IOL = 3 mA 0.4 V I2C Bus AC Characteristics for Standard Mode Symbol FSCLK tBUF Parameter Min Serial Clock Frequency (SCL) 0 Typ Max Unit 100 kHz Bus free time between STOP and START 4.7 µs tSU:START Setup Time, START 4.7 µs tHD:START Hold Time, START 4 µs tSU:DATA Setup Time, data input (SDA) 250 ns tHD:DATA Hold Time, data input (SDA) 1 0 µs tOVD Output data valid from clock 3.45 µs CB Capacitive Load for Each Bus Line 400 pF tR Rise Time, data and clock (SDA, SCLK) 1000 ns tF Fall Time, data and clock (SDA, SCLK) 300 ns tHIGH HIGH Time, clock (SCLK) 4 µs tLOW LOW Time, clock (SCLK) 4.7 µs 4 µs tSU:STOP Setup Time, STOP Note 1: A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHMIN of the SCLK signal) to bridge the undefined region of the falling edge of SCLK. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 12 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR I2C Bus AC Characteristics for Fast Mode Symbol FSCLK tBUF Parameter Min Serial Clock Frequency (SCL) 0 Typ Max Unit 400 kHz Bus free time between STOP and START 1.3 µs tSU:START Setup Time, START 0.6 µs tHD:START Hold Time, START 0.6 µs 100 ns 0 µs tSU:DATA Setup Time, data input (SDA) tHD:DATA Hold Time, data input (SDA) 1 tOVD Output data valid from clock 0.9 µs CB Capacitive Load for Each Bus Line 400 pF tR Rise Time, data and clock (SDA, SCL) 20 + 0.1xCB 300 ns tF Fall Time, data and clock (SDA, SCL) 20 + 0.1xCB 300 ns tHIGH HIGH Time, clock (SCL) 0.6 µs tLOW LOW Time, clock (SCL) 1.3 µs Setup Time, STOP 0.6 µs tSU:STOP Note 1: A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHMIN of the SCL signal) to bridge the undefined region of the falling edge of SCL. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 13 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Absolute Maximum Ratings Stresses above the ratings listed below can cause permanent damage to the IDT5P49EE805. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. Symbol Max Unit Internal Power Supply Voltage -0.5 to +4.6 V VI Input Voltage -0.5 to +4.6 V VO Output Voltage (not to exceed 4.6 V) -0.5 to VDD+0.5 V TJ Junction Temperature 150 °C TSTG Storage Temperature -65 to +150 °C VDD Description Recommended Operation Conditions Symbol Parameter Min Typ Max Unit 1.71 1.8 1.89 V 1.71 1.8 1.89 V 2.375 2.5 2.625 V 3.135 3.3 3.465 V +85 °C CLOAD_OUT Maximum load capacitance (3.3V LVTTL only) 15 pF CLOAD_OUT Maximum load capacitance (1.8V or 2.5V LVTTL only) 8 pF 10 40 MHz 0.05 5 ms VDD , VDDx, Power supply voltage for core VDD VDDA VDDOX TA Power supply voltage for outputs VDDO1/2/3 Operating temperature, ambient -40 FIN External reference clock TCXO_IN tPU Power up time for all VDDs to reach minimum specified voltage (power ramps must be monotonic) Capacitance (TA = +25 °C, f = 1 MHz, VIN = 0V) Symbol CIN Parameter Min Input Capacitance Typ Max 3 Unit pF TCXO Specifications TCXO_FREQ TCXO_VPP TCXO frequency Voltage swing (peak-to-peak, nominal) IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 14 10 40 MHz 0.75 1.0 V IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR DC Electrical Characteristics for 3.3 Volt LVTTL 1 Symbol Parameter Test Conditions VOH Output HIGH Voltage IOH = 33mA VOL Output LOW Voltage IOH = 33mA IOZDD Min Typ Max Unit VDDO V 0.4 V 5 µA Max Unit VDDO V 0.4 V 5 µA Max Unit VDDO V 0.35*VDDO V 2.4 Output Leakage Current 3-state outputs DC Electrical Characteristics for 2.5Volt LVTTL 1 Symbol Parameter Test Conditions VOH Output HIGH Voltage IOH = 25mA VOL Output LOW Voltage IOH = 25mA IOZDD Min Typ 2.1 Output Leakage Current 3-state outputs DC Electrical Characteristics for 1.8Volt LVTTL 1 Symbol Parameter Test Conditions VOH Output HIGH Voltage IOH = 18mA VOL Output LOW Voltage IOH = 18mA VIH Input HIGH Voltage SEL[1:0], 3.3V tolerant VIL Input LOW Voltage SEL[1:0], 3.3V tolerant IOZDD Min Typ 0.65*VDDO 0.75VDD V 0.25VDD V 5 µA Output Leakage Current 3-state outputs Power Supply Characteristics for LVTTL Outputs Total Supply Current Vs VCO Frequency Supply current Vs Output Frequency 14 12 10 8 6 4 2 0 Supply Current(mA) Total Supply Current(mA) 30 0 100 200 300 25 20 15 10 5 0 400 0 VCO Frequency(MHz) 20 40 60 80 1 PLL ON IDD (mA) 2 PLLs On IDD (mA) Output Frequency(MHz) 1 output on 2 outputs on 3 PLLs on IDD (mA) All PLLs ON IDD (mA) 4 outputs on 100 120 3 outputs on 5 outputs on Note 1: See “Recommended Operating Conditions” table. Alway completely power up VDD and VDDx prior to applying VDDO power. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 15 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR AC Timing Electrical Characteristics (Spread Spectrum Generation = OFF) Symbol 1 / t1 Parameter Output Frequency Test Conditions Min. Single Ended Clock output limit (LVTTL) 3.3V 0.001 Typ. Max. Units 100 MHz Single Ended Clock output limit (LVTTL) 2.5V 100 MHz Single Ended Clock output limit (LVTTL) 1.8V 100 MHz fVCO VCO Frequency VCO operating Frequency Range 100 500 MHz fPFD PFD Frequency PFD operating Frequency Range 0.5 1 100 MHz fBW Loop Bandwidth Based on loop filter resistor and capacitor values 0.01 10 MHz t2 Input Duty Cycle Duty Cycle for Input 40 60 % t3 Output Duty Cycle Measured at VDD/2 45 55 % Output Level - Vpp OUT6A and OUT6B 0.75 1 Vpp Slew Rate, SLEWx(bits) = 00 Single-Ended 3.3V LVCMOS Output clock rise and fall time, 20% to 80% of VDD (Output Load = 7 pF) 5.1 Slew Rate, SLEWx(bits) = 01 Single-Ended 3.3V LVCMOS Output clock rise and fall time, 20% to 80% of VDD (Output Load = 7 pF) 4.4 Slew Rate, SLEWx(bits) = 10 Single-Ended 3.3V LVCMOS Output clock rise and fall time, 20% to 80% of VDD (Output Load = 7 pF) 2.8 Slew Rate, SLEWx(bits) = 11 Single-Ended 3.3V LVCMOS Output clock rise and fall time, 20% to 80% of VDD Output Load = 7 pF) 1.8 Clock Jitter Peak-to-peak period jitter, CLK outputs measured at VDD/2; fPFD >= 10 MHz Single output frequency only. 100 ps Peak-to-peak period jitter, CLK outputs measured at VDD/2; fPFD >= 10 MHz Multiple output frequencies switching. 200 ps Skew between output to output on the same bank 75 ps Skew between any output (Same freq and IO type, FOUT >10MHz) 200 ps t4 t5 t6 t7 Output Skew Lock Time V/ns PLL Lock Time from Power-up (using MHz reference clock)1 5 20 ms PLL Lock Time from Power-up using 32.768kHz reference clock) 1 3 s PLL Lock time from shutdown mode 5 10 ms 1.Time from supply voltage crosses VDD=1.62V to PLLs are locked. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 16 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Spread Spectrum Generation Specifications Symbol fIN fMOD fSPREAD Parameter Description Min Typ Max Unit Input Frequency Input Frequency Limit 10 40 MHz Mod Frequency Modulation Frequency 32 120 kHz Spread Value Amount of Spread Value (programmable) - Down Spread Programmable Amount of Spread Value (programmable) - Center Spread Programmable %fOUT Note 1: Practical lower frequency is determined by loop filter settings. Test Circuits and Conditions 1 Test Circuits for DC Outputs Other Termination Scheme (Block Diagram) RS OUTPUTS CLKOUT CLOAD GND Total load capacitance = 7pF IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 17 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Programming Registers Table Default Register Addr Hex Value 0x00 Bit # 7 6 5 00 Reserved CSX2[1:0] INV[0] SLEW0[0:1] 4 3 CSX1[1:0] 2 XTAL32ONB Reserved CSX2 [1:0]- internal 32kHz crystal cap2 00 - 18pF; 10 - 30pF 01 - 24pF; 11 - 36pF CSX1 [1:0] - Internal 32kHz crystal cap1 00 - 0pF; 10 - 6pF 01 - 3pF; 11 - 9pF XTAL32ONB - 32k crystal active low PS0[2:1] Reserved No_PD - Enables/Disables 32kHz clock output on Config 00. No_PD=0 - 32kHz is off. No_PD=1 - 32kHz remains active. 0x01 00 00 0x03 00 INV[1] SLEW1[0:1] Reserved PS12:1] Reserved 0x04 00 INV[2] SLEW20:1] Reserved PS2[2:1] Reserved 0x05 00 0x06 00 INV[3] SLEW3[0:1] Reserved PS3[2:1] Reserved 0x07 00 INV[4] SLEW4[0:1] Reserved PS42:1] Reserved 0x08 00 INV[5] SLEW5[0:1] Reserved PS5[2:1] Reserved 0x09 00 Reserved 0x0A 00 Reserved 0x0B 00 Reserved 0x0C 00 Reserved 0x0D 00 Reserved 0x0E 00 REFA[7:0] 00 0x10 00 0x11 00 Reserved INV[#] - Invert output# SLEW#[0:1] - output# slew setting 0 0 - 5.1V/ns 0 1 - 4.4V/ns 1 0 - 2.8V/ns 1 1 - 1.8V/ns PS#[2:1] -Power Select 00 - Reserved 01 - CLK# connects to VDDO1 10 - CLK# connects to VDDO2 11 - CLK# connects to VDDO3 Reserved Configuration0 REFA[7:0] - Reference Divide PLLA FBA[10:3) FBA[10:0] - Feedback Divide PLLA Reserved Reserved Description 0 0x02 0x0F No_PD 1 FBA[2:0) RZA[1:0] IPA[2:0] REFSELA RZA[1:0] - Zero Resistor PLLA 00 - 5kOhm 01 - 10kOhm 10 - 30kOhm 11 - 80kOhm IPA[2:0] - charge Pump Current PLLA 100 - 6.3uA 101 -11.9 uA 110 - 17.7 uA 111 - 22.7uA REFSELA - Clock input PLLA 0 - MHz input 1 - 32kHz input 0x12 00 REFB[7:0] REFB[7:0] - Reference Divide PLLB 0x13 00 FBB[10:3] FBB[10:0] - Feedback Divide PLLB 0x14 00 0x15 00 0x16 00 0x17 00 0x18 00 MOD[4:0] FBB[2:0] MOD[12:5] PLLB Spread Parameters MOD[12:0] NC[10:0] NSS[12:0] NC[10:3] NSS[4:0] IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR NC[2:0] NSS[12:5] 18 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR Default Register Addr Hex Value 0x19 40 0x1A 00 EEPROM CLOCK GENERATOR Bit # 7 6 5 4 Reserved 3 2 1 IPB[2:0] RZB[1:0] Reserved Description 0 REFSELB SSENB_B RZB[1:0] - Zero Resistor PLLB 00 - 5kOhm 01 - 10kOhm 10 - 30kOhm 11 - 80kOhm IPB[2:0] - charge Pump Current PLLB 000 - 0.37uA, 100 - 6.3uA 001 - 1.1uA, 101 - 11.9uA 010 - 1.8 uA, 110 - 17.7uA 011 - 3.4uA, 111 - 22.7uA REFSELB - Clock input PLLB 0 - MHz input 1 - 32kHz input 0x1B 00 REFC[7:0] REFC[7:0] - Reference Divide PLLC 0x1C 00 FBC[10:3] FBC[10:0] - Feedback Divide PLLC 0x1D 00 0x1E 00 0x1F 00 Reserved FBC[2:0] FBC2[7:0] IPC[2:0] FBC2 - Feedback Predivide PLLC Turn on using XDIVC=1 RZC[1:0] Reserved XDIVC REFSELC RZC[1:0] - Zero Resistor PLLC 00 - 5kOhm 01 - 10kOhm 10 - 30kOhm 11 - 80kOhm IPC[2:0] - charge Pump Current PLLC 100 - 6.3uA 101 -11.9 uA 110 - 17.7 uA 111 - 22.7uA REFSELC 0 - MHz input 1 - 32kHz input 0x20 00 REFD[7:0] REFD[7:0] - Reference Divide PLLD 0x21 00 FBD[10:3] FBD[10:0] - Feedback Divide PLLD 0x22 00 0x23 00 Reserved Reserved RZD[1:0] FBD[2:0] IPD[2:0] 0x24 00 OD0[7:0] 0x25 00 Reserved 0x26 00 OD1[7:0] 0x27 00 OD2[7:0] 0x28 00 Reserved 0x29 00 OD3[7:0] 0x2A 00 OD4[7:0] 0x2B 00 OD5[7:0] 0x2C 00 Reserved 0x2D 00 Reserved RZD[1:0] - Zero Resistor PLLD 00 - 5kOhm 01 - 10kOhm 10 - 30kOhm 11 - 80kOhm IPD[2:0] - charge Pump Current PLLD 100 - 6.3uA 101 -11.9 uA 110 - 17.7 uA 111 - 22.7uA REFSELD[1:0] 00 - MHz input 11 - 32kHz input Others - Reserved OD#[7:0] - Output Divide# SCR5[1:0] IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR REFSELD[1:0] SCR4[1:0] 19 SCR3[1:0] SRC5[1:0] - OD5 source 00 - off; 10 - PLLA 01 - PLLC; 11 - PLLB SRC4[1:0] - OD4 source 00 - off; 10 - MHz Reference 01 - PLLC; 11 - 32kHz Reference SRC3[1:0] - OD3 source 00 - off; 10 - 32kHz Reference 01 - MHz Reference; 11 - PLLD IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR Default Register Addr Hex Value 0x2E EEPROM CLOCK GENERATOR Bit # 7 6 00 Reserved 0x2F 01 SCR0[1:0] 0x30 FF 5 4 3 SCR2[1:0] 2 1 SCR1[1:0] Reserved SRC2[1:0] - OD2 source 00 - off; 10 - PLLB 01 - 32kHz Reference; 11 - PLLD SRC1[1:0] - OD1 source 00 - off; 10 - PLLC 01 - PLLA; 11 - PLLD Reserved SRC0[1:0] - OD0 source 00 - off; 10 - PLLC 01 - PLLB; 11 - PLLD Reserved 0x31 00 PDB[6] Reserved OE[6B] OE[6A] 0x32 00 OE[5] OE[4] OE[3] Reserved OE[2] OE[1] Reserved Reserved OE[0] 0x33 00 PDB[5] PDB[4] PDB[3] Reserved PDB[2] PDB[1] Reserved PDB[0] 0x34 00 REFA[7:0] 0x35 00 FBA[10:3) 0x36 00 0x37 00 0x38 00 0x39 00 0x3A 00 0x3B 00 PDB[#] - Powerdown OUT#. PDB[#]=0, OUT# driven low OE[#] - Output enable OUT#. OE[#]=0, OUT# tri-stated. If PDB#=OE#=0, OUT# driven low Configuration1 (See definitions from Configuration0 above) Reserved Reserved Description 0 FBA[2:0) RZA[1:0] IPA[2:0] REFSELA REFB[7:0] FBB[10:3] MOD[4:0] FBB[2:0] MOD[12:5] 0x3C 00 0x3D 00 NC[10:3] 0x3E 00 0x3F 40 0x40 00 0x41 00 0x42 00 0x43 00 0x44 00 0x45 00 0x46 00 0x47 00 0x48 00 0x49 00 0x4A 00 OD0[7:0] NSS[4:0] NC[2:0] NSS[12:5] Reserved IPB[2:0] RZB[1:0] Reserved REFSELB SSENB_B REFC[7:0] FBC[10:3] Reserved FBC[2:0] FBC2[7:0] IPC[2:0] RZC[1:0] Reserved XDIV REFSELC REFD[7:0] FBD[10:3] Reserved Reserved FBD[2:0] RZD[1:0] IPD[2:0] 0x4B 00 Reserved 0x4C 00 OD1[7:0] 0x4D 00 OD2[7:0] 0x4E 00 Reserved REFSELD[1:0] 0x4F 00 OD3[7:0] 0x50 00 OD4[7:0] 0x51 00 OD5[7:0] 0x52 00 Reserved 0x53 00 Reserved SCR5[1:0] SCR4[1:0] SCR3[1:0] 0x54 00 Reserved SCR2[1:0] SCR1[1:0] Reserved 0x55 01 SCR0[1:0] 0x56 FF 0x57 00 PDB[6] Reserved OE[6B] OE[6A] 0x58 00 OE[5] OE[4] OE[3] Reserved OE[2] OE[1] Reserved OE[0] 0x59 00 PDB[5] PDB[4] PDB[3] Reserved PDB[2] PDB[1] Reserved PDB[0] Reserved Reserved IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR Reserved 20 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR Default Register Addr Hex Value EEPROM CLOCK GENERATOR Bit # 7 6 5 4 3 0x5A 00 REFA[7:0] 0x5B 00 FBA[10:3) 0x5C 00 0x5D 00 0x5E 00 0x5F 00 0x60 00 0x61 00 0x62 00 0x63 00 0x64 00 0x65 40 0x66 00 0x67 00 0x68 00 0x69 00 0x6A 00 2 1 Reserved Reserved Configuration2 (See definitions from Configuration0 above) FBA[2:0) RZA[1:0] Description 0 IPA[2:0] REFSELA REFB[7:0] FBB[10:3] MOD[4:0] FBB[2:0] MOD[12:5] NC[10:3] NSS[4:0] NC[2:0] NSS[12:5] IPB[2:0] Reserved RZB[1:0] Reserved REFSELB SSENB_B REFC[7:0] FBC[10:3] Reserved FBC[2:0] FBC2[7:0] 0x6B 00 0x6C 00 RZC[1:0] 0x6D 00 0x6E 00 0x6F 00 0x70 00 OD0[7:0] 0x71 00 Reserved 0x72 00 OD1[7:0] 0x73 00 OD2[7:0] 0x74 00 Reserved 0x75 00 OD3[7:0] 0x76 00 OD4[7:0] 0x77 00 OD5[7:0] 0x78 00 Reserved IPC[2:0] Reserved XDIV REFSELC REFD[7:0] FBD[10:3] FBD[2:0] Reserved Reserved RZD[1:0] IPD[2:0] REFSELD[1:0] 0x79 00 Reserved SCR5[1:0] SCR4[1:0] SCR3[1:0] 0x7A 00 Reserved SCR2[1:0] SCR1[1:0] Reserved 0x7B 01 SCR0[1:0] 0x7C FF 0x7D 00 PDB[6] Reserved OE[6B] OE[6A] 0x7E 00 OE[5] OE[4] OE[3] Reserved OE[2] OE[1] Reserved OE[0] 0x7F 00 PDB[5] PDB[4] PDB[3] Reserved PDB[2] PDB[1] Reserved PDB[0] Reserved Reserved IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR Reserved 21 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Marking Diagram (NL28) 4805DI #YYWW$ Notes: 1. “#” is the lot number. 2. YYWW is the last two digits of the year and week that the part was assembled. 3. “$” is the assembly mark code. 4. “I” indicates industrial temperature range. 5. Bottom marking: country of origin if not USA. Thermal Characteristics 28-pin QFN Parameter Thermal Resistance Junction to Ambient Thermal Resistance Junction to Case Symbol Conditions Min. Typ. Max. Units θJA Still air 48.6 ° C/W θJA 1 m/s air flow 41.7 ° C/W θJA 2.5 m/s air flow 37.7 ° C/W 55.1 ° C/W θJC Landing Pattern E2 GE AE ZE Dimensions X(max) Yref 0.25 0.76 A(max) 2.65 G(min) 2.9 Z(max) 4.41 E2/D2(max) 2.7 Unit : mm D2 AD X GD Y ZD IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 22 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Package Outline and Package Dimensions (28-pin 4mm x 4mm QFN) Package dimensions are kept current with JEDEC Publication No. 95 Seating Plane A1 Index Area N 1 2 (Ref) ND & NE Even (ND -1)x e (Ref) L A3 e N 2 1 2 Sawn Singulation E E2 E2 Top View (Typ) If ND & NE are Even (NE -1)x e (Ref) 2 b A D (Ref) ND & NE Odd C 0.08 C Symbol A A1 A3 b e N ND NE D x E BASIC D2 E2 L Min Thermal Base e D2 2 D2 EP – Exposed thermal pad should be externally connected to ground. Millimeters Max 0.80 1.00 0 0.05 0.20 Reference 0.15 0.25 0.40 BASIC 28 7 7 4.00 x 4.00 2.50 2.70 2.50 2.70 0.30 0.50 Ordering Information Part / Order Number Marking Shipping Packaging Package Temperature 5P49EE805NDGI 5P49EE805NDGI8 see page 22 Tubes Tape and Reel 28pin VFQFPN 28pin VFQFPN -40 to +85° C -40 to +85° C “G” after the two-letter package code are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 23 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Revision History Rev. Originator Date Description of Change A R.Willner 6/02/10 Initial Preliminary Datasheet B R.Willner 9/08/10 Updated thermal pad and dimensions on package drawing. Power ramp sequence. C R. Willner 10/29/10 Typographical changes. Loop filter calculations. Default register bit corrections. D R.Willner 01/19/11 Corrected notes for top-side marking. E R. Willner 04/13/11 1. Updated SCLK and SDA pin descriptions 2. Updated DC Electrical Char table for 1.8V LVTTL; added VIH and VIL. 3. Updated “Lock Time/PLL Lock Time from shutdown mode” Typ. and Max. specs in AC Timing Electrical Char table. F R. Willner 05/04/11 Added Landing Pattern diagram. G R. Willner 0930/11 Updated Power-up/Power-down Sequence notes. H R. Willner 10/17/11 1. Added VDDOx specs to Recommended Operations table 2. Updated Power-up/down Sequence diagrams IDT® VERSACLOCK® LOW POWER CLOCK GENERATOR 24 IDT5P49EE805 REV H 101711 IDT5P49EE805 VERSACLOCK® LOW POWER CLOCK GENERATOR EEPROM CLOCK GENERATOR Innovate with IDT and accelerate your future networks. Contact: www.IDT.com For Sales For Tech Support 800-345-7015 408-284-8200 Fax: 408-284-2775 www.idt.com/go/clockhelp Corporate Headquarters Integrated Device Technology, Inc. www.idt.com © 2011 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA
5P49EE805NDGI 价格&库存

很抱歉,暂时无法提供与“5P49EE805NDGI”相匹配的价格&库存,您可以联系我们找货

免费人工找货