0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
W26020AT-25

W26020AT-25

  • 厂商:

    WINBOND(华邦)

  • 封装:

  • 描述:

    W26020AT-25 - 128K X 16 High Speed CMOS Static RAM - Winbond

  • 数据手册
  • 价格&库存
W26020AT-25 数据手册
W26020A 128K × 16 HIGH-SPEED CMOS STATIC RAM GENERAL DESCRIPTION The W26020A is a high-speed, low-power CMOS static RAM organized as 131,072 × 16 bits that operates on a single 5-volt power supply. This device is manufactured using Winbond's high performance CMOS technology. The W26020A has an active low chip select, separate upper and lower byte selects, and a fast output enable. No clock or refreshing is required. Separate byte select controls ( LB and UB ) allow individual bytes to be written and read. LB controls I/O1-I/O8, the lower byte. UB controls I/O9− I/O16, the upper byte. This device is well suited for use in high-density, high-speed system applications. FEATURES • High speed access time: 20/25 nS (max.) • Low power consumption: • Single +5V power supply • Fully static operation − Active: 1.5W (max.) • All inputs and outputs directly TTL compatible • Three-state outputs • Data byte control • Available packages: 44-pin type two TSOP − LB (I/O1−I/O8), UB (I/O9−I/O16) − No clock or refreshing PIN CONFIGURATION BLOCK DIAGRAM V DD VSS A0 A1 A2 A3 A4 CS I/O1 I/O2 I/O3 I/O4 VDD VSS I/O5 I/O6 I/O7 I/O8 WE A5 A6 A7 A8 A16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 A15 A14 A13 A0 . . A16 DECODER CORE ARRAY OE UB LB I/O16 I/O15 I/O14 I/O13 VSS VDD I/O12 I/O11 I/O10 I/O9 NC A12 A11 A10 A9 NC UB CS OE WE LB CONTROL I/O1 . . I/O16 DATA I/O PIN DESCRIPTION SYMBOL A0−A16 I/O1−I/O16 CS WE OE LB UB VDD VSS NC DESCRIPTION Address Inputs Data Inputs/Outputs Chip Select Inputs Write Enable Input Output Enable Input Lower Byte Select I/O1−I/O8 Upper Byte Select I/O9−I/O16 Power Supply Ground No Connection Publication Release Date: July 1998 Revision A3 -1- W26020A TRUTH TABLE CS OE X H L L L X X X X WE LB UB X X L H L L H L H MODE Not Selected Output Disable 2 Bytes Read Lower Byte Read Upper Byte Read 2 Bytes Write Lower Byte Write Upper Byte Write Output Disable I/O1− I/O8 High Z High Z DOUT DOUT High Z DIN DIN High Z High Z I/O9− I/O16 High Z High Z DOUT High Z DOUT DIN High Z DIN High Z VDD CURRENT ISB, ISB1 IDD IDD IDD IDD IDD IDD IDD IDD H L L L L L L L L X H H H H L L L X X X L L H L L H H DC CHARACTERISTICS Absolute Maximum Ratings PARAMETER Supply Voltage to VSS Potential Input/Output to VSS Potential Allowable Power Dissipation Storage Temperature Operating Temperature RATING -0.5 to +7.0 -0.5 to VDD +0.5 1.5 -65 to +150 0 to +70 UNIT V V W °C °C Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. Operating Characteristics (VDD = 5V ±10%, VSS = 0V, TA = 0 to 70° C) PARAMETER Input Low Voltage Input High Voltage Input Leakage Current Output Leakage Current Output Low Voltage Output High Voltage SYM. VIL VIH ILI ILO TEST CONDITIONS VIN = VSS to VDD VI/O = VSS to VDD Output Pins in High Z, See Truth Table IOL = +8.0 mA IOH = -4.0 mA MIN. -0.5 +2.2 -10 -10 TYP. - MAX. +0.8 VDD +0.5 +10 +10 UNIT V V µA µA VOL VOH 2.4 - 0.4 - V V -2- W26020A Operating Characteristics, continued PARAMETER Operating Power Supply Current Standby Power Supply Current SYM. IDD TEST CONDITIONS CS = VIL (max.), I/O = Open, Cycle = min. Duty = 100% 20 25 MIN. - TYP. - MAX. 220 200 50 10 UNIT mA ISB ISB1 CS = VIH (min.), Cycle = min. CS = VDD -0.2V, I/O = open All other pins = VDD -0.2V/GND mA mA Note: Typical characteristics are evaluated at VDD = 5V, TA = 25° C. CAPACITANCE (VDD = 5 V, TA = 25° C, f = 1 MHz) PARAMETER Input Capacitance Input/Output Capacitance SYM. CIN CI/O CONDITIONS VIN = 0V VOUT = 0V MAX. 6 8 UNIT pF pF Note: These parameters are sampled but not 100% tested. AC CHARACTERISTICS AC Test Conditions PARAMETER Input Pulse Levels Input Rise and Fall Times Input and Output Timing Reference Level Output Load 0V to 3V 3 nS 1.5V CL = 30 pF, IOH/IOL = -4 mA/8 mA CONDITIONS -3- Publication Release Date: July 1998 Revision A3 W26020A AC Test Loads and Waveform R1 480 ohm R1 480 ohm 5V OUTPUT 30 pF Including Jig and Scope R2 255 ohm 5V OUTPUT 5 pF Including Jig and Scope R2 255 ohm ( For TCLZ, TBLZ, TOLZ, TCHZ, TBHZ, TOHZ, TWHZ, TOW ) 3.0V 90% 90% 0V 3 nS 10% 10% 3 nS Read Cycle (VDD = 5V ±10%, VSS = 0V, TA = 0 to 70° C) PARAMETER SYM. W26020A-20 W26020A-25 UNIT MIN. Read Cycle Time Address Access Time Chip Select Access Time Output Enable to Output Valid UB , LB Access Time Output Hold from Address Change Chip Select to Output in Low Z Chip Deselect to Output in High Z Output Enable to Output in Low Z Output Disable to Output in High Z UB , LB Select to Output in Low Z UB , LB Deselect to Output in High Z ∗ These parameters are sampled but not 100% tested. MAX. 20 20 10 10 − − 10 − 10 − 10 MIN. 25 − − − − 5 5 − 0 − 0 − MAX. 25 25 12 12 − − 12 − 12 − 12 nS nS nS nS nS nS nS nS nS nS nS nS TRC TAA TACS TAOE 20 − − − − 4 3 − 0 − 0 − TBA TOH TCLZ* TCHZ* TOLZ* TOHZ* TBLZ* TBHZ* -4- W26020A AC Characteristics, continued Write Cycle PARAMETER SYM. W26020A-20 MIN. Write Cycle Time Chip Select to End of Write Address Valid to End of Write Address Setup Time UB , LB Select to End of Write Write Pulse Width Write Recovery Time CS , WE TWC TCW TAW TAS TBW TWP TWR TDW TDH TWHZ* TOW* 20 14 17 0 17 17 0 10 0 − 5 MAX. − − − − − − − − − 10 − W26020A-25 MIN. 25 15 18 0 18 18 0 12 0 − 5 MAX. − − − − − − − − − 12 − nS nS nS nS nS nS nS nS nS nS nS UNIT Data Valid to End of Write Data Hold from End of Write Write to Output in High Z End of Write to Output Active ∗ These parameters are sampled but not 100% tested. TIMING WAVEFORMS Read Cycle 1 (Address Controlled, CS = OE = UB = LB = VIL, WE = VIH) T RC Address T OH DOUT T AA T OH -5- Publication Release Date: July 1998 Revision A3 W26020A Timing Waveforms, continued Read Cycle 2 (Chip Select Controlled, OE = VIL, WE = VIH) TRC Address TACS CS TCLZ UB / LB TBA TCHZ TBHZ TBLZ DOUT Read Cycle 3 (Output Enable Controlled, CS = UB = LB = VIL, WE = VIH) TRC Address TAA OE TAOE TOLZ DOUT TOH TOHZ -6- W26020A Timing Waveforms, continued Write Cycle 1 ( OE Clock) T WC Address WR OE TCW TBW UB/LB TAW WE TAS D OUT DW WP TDH D IN Write Cycle 2 ( OE = VIL Fixed) T TCW CS TBW UB/LB T WE T WR T T (2) D T T Notes: 1. During this period, I/O pins are in the output state, so input signals of opposite phase to the outputs should not be applied. 2. The data output from DOUT are the same as the data written to DIN during the write cycle. 3. DOUT provides the read data for the next address. 4. Transition is measured ±500 mV from steady state with CL = 5 pF. This parameter is guaranteed but not 100% tested. -7- Publication Release Date: July 1998 Revision A3 W26020A ORDERING INFORMATION PART NO. ACCESS TIME (nS) 20 25 OPERATING CURRENT MAX. (mA) 220 200 STANDBY CURRENT MAX. (mA) 10 10 PACKAGE W26020AT-20 W26020AT-25 Notes: 44-pin type two TSOP 44-pin type two TSOP 1. Winbond reserves the right to make changes to its products without prior notice. 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure. -8- W26020A PACKAGE DIMENSIONS 44-pin Standard Type Two TSOP Y Dimension in inches Dimension in mm Nom. Max. 1.20 0.05 1.00 0.35 0.15 1.05 0.45 0.17 Symbol D A A2 Min. Nom. Max. Min. 0.047 A1 A A A2 b c D E 1 0.002 0.037 0.039 0.041 0.95 0.010 0.014 0.018 0.25 H D E 0.005 0.006 0.007 0.12 0.721 0.725 0.729 18.31 18.41 18.51 0.396 0.400 0.404 10.06 10.16 10.26 0.455 0.463 0.471 11.56 11.76 11.96 0.031 0.016 0.020 0.024 0.031 0.004 o o o L1 L e θ M 0.10 (0.004) b c HD e L L1 Y θ 0.80 0.40 0.50 0.80 0.10 o 0.60 0 5 0 5 -9- Publication Release Date: July 1998 Revision A3 W26020A VERSION HISTORY VERSION A1 A2 DATE Jan. 1998 May. 1998 1 4 5 PAGE Initial Issued Power consumption 1.3W to 1.5W Modify pin configuration TOH from 3 to 4 for-20, TOH from 3 to 4 for-25 TCLZ* from 3 to 5 for-25 TCW from 13 to 12 for-15, TCW from 17 to 14 for-20 TCW from 18 to 15 for-25, TWP from 10 to 13 for-15 TWP from 12 to 17 for-20, TWP from 15 to 18 for-25 TOW from 0 to 3 for-15, TOW from 0 to 5 for-20 TOW from 0 to 5 for-25 Delete 15 nS and SOJ item DESCRIPTION A3 Jul. 1998 1, 3, 4, 5, 8, 9 Headquarters Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, No. 4, Creation Rd. III, 123 Hoi Bun Rd., Kwun Tong, Science-Based Industrial Park, Kowloon, Hong Kong Hsinchu, Taiwan TEL: 852-27513100 TEL: 886-3-5770066 FAX: 852-27552064 FAX: 886-3-5796096 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Taipei Office 11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 FAX: 886-2-27197502 Note: All data and specifications are subject to change without notice. - 10 -
W26020AT-25 价格&库存

很抱歉,暂时无法提供与“W26020AT-25”相匹配的价格&库存,您可以联系我们找货

免费人工找货