0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
ODEMDLVTNF-200.000000

ODEMDLVTNF-200.000000

  • 厂商:

    TAITIEN(泰艺)

  • 封装:

    SMD-8

  • 描述:

    有源晶振 3.3V 200MHz SMD-8

  • 数据手册
  • 价格&库存
ODEMDLVTNF-200.000000 数据手册
OD-M Type High Frequency and Ultra Low Noise 7.0 x 5.0mm SMD Crystal Oscillator Actual Size FEATURE - Low Power Supply Voltage: 3.3, 2.5 and 1.8V Supply Options - Clock Output: LVPECL, LVDS, CML, HCSL and LVCMOS - Output Frequency Support from 15MHz to 2.1GHz - Ultra Low Noise, Phase Jitter < 300 fs (Typical: 150 fs at 12kHz to 20MHz Frequency Offsets) - Tri-state Enable / Disable Mode. - Temperature Range: -40 to 85。C - Pb-free/RoHS Compliant RoHS Compliant TYPICAL APPLICATION - SONET/SDH, Gigabit Ethernet - SD/HD Video - Storage Area Networking (SAN) - FPGA Clock Generation DIMENSION (mm) SOLDER PAD L AYOUT (mm) [ TOP VIEW ] #1 #2 #7 #8 #3 #3 #2 1.40±0.20 Pin# 0.7 1.70±0.15 [ SIDE VIEW ] 1 2 3 4 5 6 7 8 GND #1 VDD 0.1µF 6 NC 3.50 #8 #6 1.3 #7 #5 1.6 #4 #4 (LVPECL/LVDS/CML) 5.08 1.00 1.28±0.20 #5 [ TOP VIEW ] 5.7 5.08±0.20 3.46±0.20 5.00±0.20 #6 [ BOTTOM VIEW ] 7.00±0.20 PIN ASSIGNMENTS CMOS NC OE GND Output NC VDD NC NC 5 OUT 4 7 8 1 2 NC OE NC 3 GND (CMOS) 1.18 Functions LVPECL/LVDS/CML NC OE GND Output Comp. Output VDD NC NC OUT- 1.7 VDD 1.6 To ensure optimal oscillator performance, place a by-pass capacitor of 0.1μF as close to the part as possible between Vdd and GND pads. 6 NC NC 5 OUT 4 7 8 1 2 NC OE NC 3 GND ELECTRICAL SPECIFICATION Parameter Supply Voltage Variation (VDD) ±10% Frequency Range Standard Frequency Supply Current Output Level Output High Output Low Transition Time (20%-80%) Rise Time / Fall Time Duty Cycle Startup Time Tri-State Mode (Input to Pin 2) Standby Current Phase Noise Enable Disable 100kHz offset 1MHz offset 20MHz offset RMS Phase Jitter (12kHz to 20MHz) Period Jitter LVPECL Max. Min. 2.5V Max. VDD-10% VDD+10% VDD-10% VDD+10% 15 2100 15 2100 100, 106.25, 125, 156.25, 187.5, 200, 212.5, 266, 300, 312.5, 400 _ _ 110 95 VDD-1.165 VDD-0.8 VDD-1.165 VDD-0.8 VDD-2.0 VDD-1.55 VDD-2.0 VDD-1.55 unit V MHz mA V _ 0.35 _ 0.35 nSec 45 _ 55 8 _ 45 _ 55 8 _ % mSec 0.7 x VDD _ _ Typ. 1kHz offset 10kHz offset At VDD=3.3V, Fout=873.515MHz Min. 3.3V -106 -115 -123 -133 -150 150 _ 0.3 x VDD 110 Max. _ _ _ _ _ 300 50 0.7 x VDD _ _ Typ. -106 -115 -123 -133 -150 150 _ 0.3 x VDD 95 Max. _ _ _ _ _ 300 50 V mA dBc/Hz fs ps Note: not all combination of options are available. Other specifications may be available upon request. 60 Specifications subject to change without notice. www.taitien.com sales@taitien.com.tw Rev(5)08/2019 Parameter Supply Voltage Variation (VDD) ±5% Supply Voltage Variation (VDD) ±10% Frequency Range Standard Frequency Supply Current Output Level Output High Output Low Transition Time (20%-80%) Rise Time / Fall Time Min. _ Max. _ 3.63 15 2.97 2100 _ 0.9 Standby Current Phase Noise 100kHz offset 1MHz offset 10MHz offset RMS Phase Jitter (12kHz to 20MHz) Output Level Transition Time (20%-80%) Tri-State Mode (Input to Pin 2) At VDD=3.3V, Fout=873.515MHz 100kHz offset 1MHz offset 10MHz offset RMS Phase Jitter (12kHz to 20MHz) Period Jitter Parameter Supply Voltage Variation (VDD)±10% Frequency Range Supply Current Output High Output Level Output Low Transition Time Rise Time (20% - 80%) Fall Time Duty Cycle Startup Time Tri-State mode Enable (Input to Pin 2) Disable Stand by Current Disable Output Load Phase Noise 1kHz offset 10kHz offset At VDD=3.3V, fout= 100kHz offset 873.515MHz 1MHz offset 10MHz offset RMS Phase Jitter (12KHz to 20MHz) Period Jitter 0.66 0 45 0.7 x VDD - V 0.35 nSec 55 8 _ % mSec 0.3 x VDD 90 Max. _ _ _ _ _ 0.7 x VDD _ _ Typ. 300 150 _ 50 300 50 Max. _ 3.63 15 2.97 2100 45 _ 0.7 x VDD _ _ Min. _ Typ. 150 _ 2.75 2100 0.35 55 8 _ 45 _ 0.3 x VDD 90 Max. _ _ _ _ _ -107 -117 -125 -135 -150 150 _ 0.7 x VDD _ _ fs ps unit Min. Max. 1.71 _ 1.89 _ 15 2100 Typ. 300 150 _ 50 Min 2.25 15 15 0.66 0 - MHz mA V 0.35 0.35 nSec 55 8 _ 45 _ 55 8 _ % mSec 300 50 0.7 x VDD _ _ Typ. -107 -117 -125 -135 -150 150 _ HCSL 2.5V Max. 2.97 700 115 700 1.15 0.15 0.4 0.4 55 8 0.3 x VDD V _ 0.3 x VDD 80 Max. _ _ _ _ _ -107 -117 -125 -135 -150 dBc/Hz 50 100, 106.25, 125, 156.25, 187.5, 200, 212.5, 266, 300, 312.5, 400 _ _ 90 80 70 VDD VDD-0.085 VDD VDD-0.085 VDD VDD-0.32 VDD-0.6 VDD-0.32 VDD-0.6 VDD-0.32 _ V mA 300 1.8V Max. _ 2.25 15 0.3 x VDD 70 Max. _ _ _ _ _ -106 -115 -123 -133 -150 CML 2.5V Min. _ _ 0.3 x VDD 80 Max. _ _ _ _ _ -106 -115 -123 -133 -150 3.3V Min. 3.63 15 15 mA _ Typ. 1kHz offset 10kHz offset MHz 70 1.6 _ 45 _ 0.7 x VDD _ _ Enable Disable Standby Current Phase Noise V 55 8 _ VDD-0.085 VDD-0.6 Rise Time / Fall Time 2100 0.35 _ Duty Cycle Startup Time 15 _ 3.3V Output High Output Low 1.89 _ 45 _ Parameter Supply Voltage Variation (VDD) ±5% Supply Voltage Variation (VDD) ±10% Frequency Range Standard Frequency Supply Current 1.71 _ 55 8 _ 150 _ Period Jitter 2.75 2100 Max. 0.35 Typ. At VDD=3.3V, Fout=873.515MHz 2.25 15 unit Min. _ -106 -115 -123 -133 -150 1kHz offset 10kHz offset 1.8V Max. _ 45 _ 0.7 x VDD _ _ Enable Disable Min. _ 100, 106.25, 125, 156.25, 187.5, 200, 212.5, 266, 300, 312.5, 400 _ _ 90 80 _ _ 1.6 1.6 _ _ 0.9 0.9 _ Duty Cycle Startup Time Tri-State Mode (Input to Pin 2) LVDS 2.5V 3.3V 0.3 x VDD 70 Max. _ _ _ _ _ fs 50 ps Unit Min. 1.71 15 15 0.66 0 45 0.7xVDD - Max. 1.89 700 94 2100 1.15 0.15 0.4 0.4 55 8 0.3 x VDD 94 115 0.7x VDD - Typ. Max. Typ. Max. Typ. Max. -87 -110 -127 -138 -153 150 - 300 50 -87 -110 -127 -138 -153 150 - 300 50 -87 -110 -127 -138 -153 150 - 300 50 100 50 ohms to GND dBc/Hz 300 1.8V Max. 2.75 700 100 2100 1.15 0.15 0.4 0.4 55 8 0.3 x VDD V mA V MHz mA V V nSec nSec % mSec V V mA dBc/Hz dBc/Hz dBc/Hz dBc/Hz dBc/Hz fs ps Note: not all combination of options are available. Other specifications may be available upon request. Specifications subject to change without notice. www.taitien.com sales@taitien.com.tw Rev(5) 61 Parameter Supply Voltage Variation (VDD) ±5% Supply Voltage Variation (VDD) ±10% Frequency Range Standard Frequency Supply Current Min. _ Max. _ 3.63 15 2.97 250 _ 0.9 x VDD _ Output Level Output High Output Low Transition Time (20%-80%) Rise Time / Fall Time Duty Cycle Fout 100MHZ Startup Time Tri-State Mode (Input to Pin 2) CMOS 2.5V 3.3V Enable Disable Period Jitter Min. _ 2.25 15 1.8V Max. _ 2.75 250 unit Min. Max. 1.71 _ 1.89 _ 15 250 100, 106.25, 125, 156.25, 187.5, 200, 212.5, 266, 300, 312.5, 400 90 80 70 _ _ _ 0.9 x VDD 0.9 x VDD _ _ 0.1 x VDD 0.1 x VDD 0.1 x VDD _ 1.2 _ 1.5 _ 2 45 40 _ 55 60 8 _ 45 40 _ 55 60 8 _ 45 40 _ 55 60 8 _ 0.7 x VDD _ _ 0.3 x VDD 100 0.7 x VDD _ _ 0.3 x VDD 100 0.7 x VDD _ _ 0.3 x VDD 100 V MHz mA V nSec % mSec V mA FREQ. STABILITY vs. TEMP. RANGE Temp. (°C) ppm ±20 ±25 ±30 ±50 -20~+70 -40~+85 62 X Specifications subject to change without notice. * ○: Available △:Conditional X: Not available * Inclusive of calibration @ 25 °C, operating temperature range, input voltage variation, load variation, aging (1st year), shock, and vibration www.taitien.com sales@taitien.com.tw Rev(5)
ODEMDLVTNF-200.000000 价格&库存

很抱歉,暂时无法提供与“ODEMDLVTNF-200.000000”相匹配的价格&库存,您可以联系我们找货

免费人工找货