0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
DS18B20Z

DS18B20Z

  • 厂商:

    UMW(友台)

  • 封装:

    SOP-8

  • 描述:

    温度传感器 SOP8_150MIL 2.5~5.5V ±0.4℃

  • 数据手册
  • 价格&库存
DS18B20Z 数据手册
UMW R UMW DS18B20 DESCRIPTION Stored in an On-Board ROM  Multidrop Capability Simplifies Distributed Temperature-Sensing Applications  Requires No External Components Can Be Powered from Data Line; Power Supply Range is 2.5V to 5.5V  Measures Temperatures from -55°C to +125°C (-67°F to +257°F)  ±0.4°C Accuracy from -10°C to +70°C  Thermometer Resolution is User Selectable from 9 to 12 Bits  Converts Temperature to 12-Bit Digital Word in 400ms (Max)  User-Definable Nonvolatile (NV) Alarm Settings  Alarm Search Command Identifies and Addresses Devices Whose Temperature is Outside Programmed Limits  Available in 8-Pin SOJ8 and 3-Pin TO-92 Packages  Applications Include Thermostatic Controls, Industrial Systems, Consumer Products, Thermometers, or Any Thermally Sensitive System  ESD Rating: HBM8000V, MM800V The DS18B20 digital thermometer provides 9-bit to 12-bit Celsius temperature measurements and has an alarm function with nonvolatile user- programmable upper and lower trigger points. The DS18B20 communicates over a 1-Wire bus that by definition requires only one data line (and ground) for communication with a central microprocessor. It has an operating temperature range of -55°C to +125°C and is accurate to ±0.4°C over the range of -10°C to +70°C. In addition, the DS18B20 can derive power directly from the data line (“parasite power”), eliminating the need for an external power supply. Each DS18B20 has a unique 64-bit serial code, which allows multiple DS18B20s to function on the same 1-Wire bus. Thus, it is simple to use one microprocessor to control many DS18B20s distributed over a large area. Applications that can benefit from this feature include HVAC environmental controls, temperature monitoring systems inside buildings, equipment, or machinery, and process monitoring and control systems. FEATURES PIN CONFIGURATIONS  1-Wire Interface Requires Only One Port Pin for Communication  Each Device has a Unique 64-Bit Serial Code MSOP8 SOP8 www.umw-ic.com 1 友台半导体有限公司 UMW R UMW DS18B20 PIN CONFIGURATIONS PIN NAME TO-92 1,2,6, 7,8   —       3 3         4 2 5 1 N.C. VDD DQ GND FUNCTION   No Connection Optional VDD. VDD must be grounded for operation in parasite power mode. Data Input/Output. Open-drain 1-Wire interface pin. Also provides power to the device when used in parasite power mode (see the Powering the DS18B20 section.) Ground   OVERVIEW Figure 1 shows a block diagram of the DS18B20, and pin descriptions are given in the Pin Description table. The 64-bit ROM stores the device’s unique serial code. The scratchpad memory contains the 2-byte temperature register that stores the digital output from the temperature sensor. In addition, the scratchpad provides access to the 1-byte upper and lower alarm trigger registers (TH and TL) and the 1-byte configuration register. The configuration register allows the user to set the resolution of the temperatureto-digital conversion to 9, 10, 11, or 12 bits. And there are 2-byte user programmable EEPROM. The TH, TL, configuration registers, and 2-byte user programmable EEPROM are nonvolatile (EEPROM), so they will retain data when the device is powered down.   The DS18B20 uses 1-Wire bus protocol that implements bus communication using one control signal. The control line requires a weak pullup resistor since all devices are linked to the bus via a 3-state or open-drain port (the DQ pin in the case of the DS18B20). In this bus system, the microprocessor (the master device) identifies and addresses devices on the bus using each device’s unique 64-bit code. Because each device has a unique code, the number of devices that can be addressed on one bus is virtually unlimited. The 1-Wire   www.umw-ic.com 2 友台半导体有限公司 UMW     R UMW DS18B20 bus protocol, including detailed explanations of the commands and “time slots,” is covered in the 1-Wire Bus System section. Another feature of the DS18B20 is the ability to operate without an external power supply. Power is instead supplied through the 1-Wire pullup resistor via the DQ pin when the bus is high. The high bus signal also charges an internal capacitor (CPP), which then supplies power to the device when the bus is low. This method of deriving power from the 1-Wire bus is referred to as “parasite power.” As an alternative, the DS18B20 may also be powered by an external supply on VDD.   Figure 1. DS18B20 Block Diagram     VPU       PARASITE POWER CIRCUIT 4.7k DS18B20 MEMORY CONTROL LOGIC   DQ         GND         VDD             CPP             INTERNAL VDD           64-BIT ROM AND 1-Wire PORT           TEMPERATURE SENSOR ALARM TRIGGER (TH TL) REGISTER (EEPROM)   SCRATCHPAD   CONFIGURATION REGISTER (EEPROM)   2- byte User Byte (EEPROM) POWERSUPPLY SENSE   8-BIT CRC GENERATOR       OPERATION—MEASURING TEMPERATURE The core functionality of the DS18B20 is its direct-to-digital temperature sensor. The resolution of the temperature sensor is user-configurable to 9, 10, 11, or 12 bits, corresponding to increments of 0.5°C, 0.25°C, 0.125°C, and 0.0625°C, respectively. The default resolution at power-up is 12-bit. The DS18B20 powers up in a low-power idle state. To initiate a temperature measurement and A-to-D conversion, the master must issue a Convert T [44h] command. Following the conversion, the resulting thermal data is stored in the 2-byte temperature register in the scratchpad memory and the DS18B20 returns to its idle state. If the DS18B20 is powered by an external supply, the master can issue “read time slots” (see the 1-Wire Bus System section) after the Convert T command and the DS18B20 will respond by transmitting 0 while the temperature conversion is in progress and 1 when the conversion is done. If the DS18B20 is powered with parasite power, this notification technique cannot be used since the bus must be pulled high by a strong pullup during the entire temperature conversion. The bus requirements for parasite power are explained in detail in the Powering the DS18B20 section.   The DS18B20 output temperature data is calibrated in degrees Celsius; for Fahrenheit applications, a lookup table or conversion routine must be used. The temperature data is stored as a 16-bit sign-extended two’s complement number in the temperature register (see Figure 2). The sign bits (S) indicate if the temperature is positive or negative: for positive numbers S = 0 and for negative numbers S = 1. If the DS18B20 is configured for 12-bit resolution, all bits in the temperature register will contain valid data. For 11-bit resolution, bit 0 is undefined. For 10-bit resolution, bits 1 and 0 are undefined, and for 9-bit resolution bits 2, 1, and 0 are undefined. Table 1 gives examples of digital output data and the corresponding temperature reading for 12-bit resolution conversions.   www.umw-ic.com 3 友台半导体有限公司 UMW R UMW DS18B20   Figure 2. Temperature Register Format         LS BYTE BIT 7 23 BIT 6 22 BIT 5 21 BIT 4 20 BIT 3 2-1 BIT 2 2-2 BIT 1 2-3 BIT 0 2-4 BIT 15 BIT 14 BIT 13 BIT 12 BIT 11 BIT 10 BIT 9 BIT 8       MS BYTE   S S S S 6 S 5 2 24 2   S = SIGN     Table 1. Temperature/Data Relationship     TEMPERATURE (°C) +125 +85* +25.0625 +10.125 +0.5 0 -0.5 -10.125 -25.0625 -55 DIGITAL OUTPUT (BINARY) 0000 0111 1101 0000 0000 0101 0101 0000 0000 0001 1001 0001 0000 0000 1010 0010 0000 0000 0000 1000 0000 0000 0000 0000 1111 1111 1111 1000 1111 1111 0101 1110 1111 1110 0110 1111 1111 1100 1001 0000 DIGITAL OUTPUT (HEX) 07D0h 0550h 0191h 00A2h 0008h 0000h FFF8h FF5Eh FE6Fh FC90h *The power-on reset value of the temperature register is +85°C.   OPERATION—ALARM SIGNALING After the DS18B20 performs a temperature conversion, the temperature value is compared to the userdefined two’s complement alarm trigger values stored in the 1-byte TH and TL registers (see Figure 3). The sign bit (S) indicates if the value is positive or negative: for positive numbers S = 0 and for negative numbers S = 1. The TH and TL registers are nonvolatile (EEPROM) so they will retain data when the device is powered down. TH and TL can be accessed through bytes 2 and 3 of the scratchpad as explained in the Memory section.   Figure 3. TH and TL Register Format     BIT 7 S BIT 6 26 BIT 5 25 BIT 4 24 BIT 3 23 BIT 2 22 BIT 1 21 BIT 0 20       Only bits 11 through 4 of the temperature register are used in the TH and TL comparison since TH and TL are 8-bit registers. If the measured temperature is lower than or equal to TL or higher than or equal to TH, an alarm condition exists and an alarm flag is set inside the DS18B20. This flag is updated after every temperature measurement; therefore, if the alarm condition goes away, the flag will be turned off after the next temperature conversion.   www.umw-ic.com 4 友台半导体有限公司 UMW R UMW DS18B20     The master device can check the alarm flag status of all DS18B20s on the bus by issuing an Alarm Search [ECh] command. Any DS18B20s with a set alarm flag will respond to the command, so the master can determine exactly which DS18B20s have experienced an alarm condition. If an alarm condition exists and the TH or TL settings have changed, another temperature conversion should be done to validate the alarm condition.   POWERING THE DS18B20 The DS18B20 can be powered by an external supply on the VDD pin, or it can operate in “parasite power” mode, which allows the DS18B20 to function without a local external supply. Parasite power is very useful for applications that require remote temperature sensing or that are very space constrained. Figure 1 shows the DS18B20’s parasite-power control circuitry, which “steals” power from the 1-Wire bus via the DQ pin when the bus is high. The stolen charge powers the DS18B20 while the bus is high, and some of the charge is stored on the parasite power capacitor (CPP) to provide power when the bus is low. When the DS18B20 is used in parasite power mode, the VDD pin must be connected to ground.         In parasite power mode, the 1-Wire bus and CPP can provide sufficient current to the DS18B20 for most operations as long as the specified timing and voltage requirements are met (see the DC Electrical Characteristics and AC Electrical Characteristics). However, when the DS18B20 is performing temperature conversions or copying data from the scratchpad memory to EEPROM, the operating current can be as high as 1.5mA. This current can cause an unacceptable voltage drop across the weak 1-Wire pullup resistor and is more current than can be supplied by CPP. To assure that the DS18B20 has sufficient supply current, it is necessary to provide a strong pullup on the 1-Wire bus whenever temperature conversions are taking place or data is being copied from the scratchpad to EEPROM. This can be accomplished by using a MOSFET to pull the bus directly to the rail as shown in Figure 4. The 1-Wire bus must be switched to the strong pullup within 10µs (max) after a Convert T [44h] or Copy Scratchpad [48h] command is issued, and the bus must be held high by the pullup for the duration of the conversion (tCONV) or data transfer (t WR = 10ms). No other activity can take place on the 1-Wire bus while the pullup is enabled. The DS18B20 can also be powered by the conventional method of connecting an external power supply to the VDD pin, as shown in Figure 5. The advantage of this method is that the MOSFET pullup is not required, and the 1-Wire bus is free to carry other traffic during the temperature conversion time. The use of parasite power is not recommended for temperatures above +100°C since the DS18B20 may not be able to sustain communications due to the higher leakage currents that can exist at these temperatures. For applications in which such temperatures are likely, it is strongly recommended that the DS18B20 be powered by an external power supply. In some situations the bus master may not know whether the DS18B20s on the bus are parasite powered or powered by external supplies. The master needs this information to determine if the strong bus pullup should be used during temperature conversions. To get this information, the master can issue a Skip ROM [CCh] command followed by a Read Power Supply [B4h] command followed by a “read time slot”. During the read time slot, parasite powered DS18B20s will pull the bus low, and externally powered DS18B20s will let the bus remain high. If the bus is pulled low, the master knows that it must supply the strong pullup on the 1-Wire bus during temperature conversions.   www.umw-ic.com 5 友台半导体有限公司 UMW R UMW DS18B20     Figure 4. Supplying the Parasite-Powered DS18B20 During Temperature Conversions   VPU     DS18B20       µP GND           1-Wire BUS VPU       4.7k             TO OTHER 1-WIRE DEVICES DQ VDD         Figure 5. Powering the DS18B20 with an External Supply           DS18B20 VPU µP     4.7k       1-Wire BUS VDD (EXTERNAL SUPPLY)   GND DQ VDD     TO OTHER 1-WIRE DEVICES         64-BIT ROM CODE Each DS18B20 contains a unique 64–bit code (see Figure 6) stored in ROM. The least significant 8 bits of the ROM code contain the DS18B20’s 1-Wire family code: 28h. The next 48 bits contain a unique serial number. The most significant 8 bits contain a cyclic redundancy check (CRC) byte that is calculated from the first 56 bits of the ROM code. A detailed explanation of the CRC bits is provided in the CRC Generation section. The 64-bit ROM code and associated ROM function control logic allow the DS18B20 to operate as a 1-Wire device using the protocol detailed in the 1-Wire Bus System section.     Figure 6. 64-Bit Lasered ROM Code   8-BIT CRC MSB 48-BIT SERIAL NUMBER LSB MSB 8-BIT FAMILY CODE (28h) LSB MSB LSB       www.umw-ic.com 6 友台半导体有限公司 UMW R UMW DS18B20 MEMORY     The DS18B20’s memory is organized as shown in Figure 7. The memory consists of an SRAM scratchpad with nonvolatile EEPROM storage for the high and low alarm trigger registers (TH and TL) , configuration register, and 2-byte user programmable EEPROM. Note that if the DS18B20 alarm function is not used, the TH and TL registers can serve as general-purpose memory. All memory commands are described in detail in the DS18B20 Function Commands section. Byte 0 and byte 1 of the scratchpad contain the LSB and the MSB of the temperature register, respectively. These bytes are read-only. Bytes 2 and 3 provide access to TH and TL registers. Byte 4 contains the configuration register data, which is explained in detail in the Configuration Register section. Byte 5 is reserved for internal use by the device and cannot be overwritten. Bytes 6, and 7 are for User.   Byte 8 of the scratchpad is read-only and contains the CRC code for bytes 0 through 7 of the scratchpad. The DS18B20 generates this CRC using the method described in the CRC Generation section.   Data is written to bytes 2, 3, 4, 6, and 7 of the scratchpad using the Write Scratchpad [4Eh] command; the data must be transmitted to the DS18B20 starting with the least significant bit of byte 2. To verify data integrity, the scratchpad can be read (using the Read Scratchpad [BEh] command) after the data is written. When reading the scratchpad, data is transferred over the 1-Wire bus starting with the least significant bit of byte 0. To transfer the TH, TL and configuration data from the scratchpad to EEPROM, the master must issue the Copy Scratchpad [48h] command.   Data in the EEPROM registers is retained when the device is powered down; at power-up the EEPROM data is reloaded into the corresponding scratchpad locations. Data can also be reloaded from EEPROM to the 2 scratchpad at any time using the Recall E [B8h] command. The master can issue read time slots following the Recall E2 command and the DS18B20 will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done.   Figure 7. DS18B20 Memory Map   SCRATCHPAD (POWER-UP STATE) Byte 0   Temperature LSB (50h) (85°C) Byte 1  Temperature MSB (05h) Byte 2 Byte 3 Byte 4 Byte 5 Byte 6 Byte 7    TH Register or User Byte 1*    TL Register or User Byte 2*    Configuration Register*    Reserved (FFh)    User Byte 3*  User Byte 4*       EEPROM TH Register or User Byte 1 TL Register or User Byte 2 Configuration Register User Byte 3 User Byte 4 Byte 8  CRC* *Power-up state depends on value(s) stored in EEPROM.   www.umw-ic.com 7 友台半导体有限公司 UMW R UMW DS18B20 CONFIGURATION REGISTER Byte 4 of the scratchpad memory contains the configuration register, which is organized as illustrated in Figure 8. The user can set the conversion resolution of the DS18B20 using the R0 and R1 bits in this register as shown in Table 2. The power-up default of these bits is R0 = 1 and R1 = 1 (12-bit resolution). Note that there is a direct tradeoff between resolution and conversion time. Bit 7 and bits 0 to 4 in the configuration register are reserved for internal use by the device and cannot be overwritten.   Figure 8. Configuration Register       BIT 7   BIT 6   0 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 R0 1 1 1 1 1   R1     Table 2. Thermometer Resolution Configuration       R1 R0 0 0 1 1 0 1 0 1 RESOLUTION (BITS) 9 10 11 12 MAX CONVERSION TIME (tCONV/8) 93.75ms (tCONV/4) 187.5ms (tCONV/2) 375ms (tCONV) 750ms   CRC GENERATION CRC bytes are provided as part of the DS18B20’s 64-bit ROM code and in the 9th byte of the scratchpad memory. The ROM code CRC is calculated from the first 56 bits of the ROM code and is contained in the most significant byte of the ROM. The scratchpad CRC is calculated from the data stored in the scratchpad, and therefore it changes when the data in the scratchpad changes. The CRCs provide the bus master with a method of data validation when data is read from the DS18B20. To verify that data has been read correctly, the bus master must re-calculate the CRC from the received data and then compare this value to either the ROM code CRC (for ROM reads) or to the scratchpad CRC (for scratchpad reads). If the calculated CRC matches the read CRC, the data has been received error free. The comparison of CRC values and the decision to continue with an operation are determined entirely by the bus master. There is no circuitry inside the DS18B20 that prevents a command sequence from proceeding if the DS18B20 CRC (ROM or scratchpad) does not match the value generated by the bus master.   The equivalent polynomial function of the CRC (ROM or scratchpad) is: CRC = X8 + X5 + X4 + 1 The bus master can re-calculate the CRC and compare it to the CRC values from the DS18B20 using the polynomial generator shown in Figure 9. This circuit consists of a shift register and XOR gates, and the shift register bits are initialized to 0. Starting with the least significant bit of the ROM code or the least significant bit of byte 0 in the scratchpad, one bit at a time should shifted into the shift register. After shifting in the 56th bit from the ROM or the most significant bit of byte 7 from the scratchpad, the polynomial generator will contain the re-calculated CRC. Next, the 8-bit ROM code or scratchpad CRC from the DS18B20 must be shifted into the circuit. At this point, if the re-calculated CRC was correct, the shift register will contain all 0s.   www.umw-ic.com 8 友台半导体有限公司 UMW R UMW DS18B20   Figure 9. CRC Generator   INPUT     XOR XOR XOR   (MSB) (LSB)       1-WIRE BUS SYSTEM The 1-Wire bus system uses a single bus master to control one or more slave devices. The DS18B20 is always a slave. When there is only one slave on the bus, the system is referred to as a “single-drop” system; the system is “multidrop” if there are multiple slaves on the bus.   All data and commands are transmitted least significant bit first over the 1-Wire bus.   The following discussion of the 1-Wire bus system is broken down into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal types and timing).   HARDWARE CONFIGURATION The 1-Wire bus has by definition only a single data line. Each device (master or slave) interfaces to the data line via an open-drain or 3-state port. This allows each device to “release” the data line when the device is not transmitting data so the bus is available for use by another device. The 1-Wire port of the DS18B20 (the DQ pin) is open drain with an internal circuit equivalent to that shown in Figure 10.   The 1-Wire bus requires an external pullup resistor of approximately 5kΩ; thus, the idle state for the 1-Wire bus is high. If for any reason a transaction needs to be suspended, the bus MUST be left in the idle state if the transaction is to resume. Infinite recovery time can occur between bits so long as the 1-Wire bus is in the inactive (high) state during the recovery period. If the bus is held low for more than 1ms, all components on the bus will be reset.   Figure 10. Hardware Configuration     VPU      4.7k           Rx             1-Wire BUS         DQ PIN DS18B20 1-Wire PORT       Rx         5μA TYP TX   100Ω MOSFET Tx     Rx = RECEIVE Tx = TRANSMIT   www.umw-ic.com 9 友台半导体有限公司 UMW R UMW DS18B20     TRANSACTION SEQUENCE The transaction sequence for accessing the DS18B20 is as follows: Step 1. Initialization Step 2. ROM Command (followed by any required data exchange)   Step 3. DS18B20 Function Command (followed by any required data exchange)   It is very important to follow this sequence every time the DS18B20 is accessed, as the DS18B20 will not respond if any steps in the sequence are missing or out of order. Exceptions to this rule are the Search ROM [F0h] and Alarm Search [ECh] commands. After issuing either of these ROM commands, the master must return to Step 1 in the sequence.   INITIALIZATION All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence consists of a reset pulse transmitted by the bus master followed by presence pulse(s) transmitted by the slave(s). The presence pulse lets the bus master know that slave devices (such as the DS18B20) are on the bus and are ready to operate. Timing for the reset and presence pulses is detailed in the 1-Wire Signaling section.   ROM COMMANDS After the bus master has detected a presence pulse, it can issue a ROM command. These commands operate on the unique 64-bit ROM codes of each slave device and allow the master to single out a specific device if many are present on the 1-Wire bus. These commands also allow the master to determine how many and what types of devices are present on the bus or if any device has experienced an alarm condition. There are five ROM commands, and each command is 8 bits long. The master device must issue an appropriate ROM command before issuing a DS18B20 function command. A flowchart for operation of the ROM commands is shown in Figure 11.   SEARCH ROM [F0h] When a system is initially powered up, the master must identify the ROM codes of all slave devices on the bus, which allows the master to determine the number of slaves and their device types. The master learns the ROM codes through a process of elimination that requires the master to perform a Search ROM cycle (i.e., Search ROM command followed by data exchange) as many times as necessary to identify all of the slave devices. If there is only one slave on the bus, the simpler Read ROM command (see below) can be used in place of the Search ROM process. After every Search ROM cycle, the bus master must return to Step 1 (Initialization) in the transaction sequence.   READ ROM [33h] This command can only be used when there is one slave on the bus. It allows the bus master to read the slave’s 64-bit ROM code without using the Search ROM procedure. If this command is used when there is more than one slave present on the bus, a data collision will occur when all the slaves attempt to respond at the same time.   MATCH ROM [55h] The match ROM command followed by a 64-bit ROM code sequence allows the bus master to address a specific slave device on a multidrop or single-drop bus. Only the slave that exactly matches the 64-bit ROM code sequence will respond to the function command issued by the master; all other slaves on the bus will wait for a reset pulse.       www.umw-ic.com 10 友台半导体有限公司 UMW R UMW DS18B20 SKIP ROM [CCh] The master can use this command to address all devices on the bus simultaneously without sending out any ROM code information. For example, the master can make all DS18B20s on the bus perform simultaneous temperature conversions by issuing a Skip ROM command followed by a Convert T [44h] command. Note that the Read Scratchpad [BEh] command can follow the Skip ROM command only if there is a single slave device on the bus. In this case, time is saved by allowing the master to read from the slave without sending the device’s 64-bit ROM code. A Skip ROM command followed by a Read Scratchpad command will cause a data collision on the bus if there is more than one slave since multiple devices will attempt to transmit data simultaneously.   ALARM SEARCH [ECh] The operation of this command is identical to the operation of the Search ROM command except that only slaves with a set alarm flag will respond. This command allows the master device to determine if any DS18B20s experienced an alarm condition during the most recent temperature conversion. After every Alarm Search cycle (i.e., Alarm Search command followed by data exchange), the bus master must return to Step 1 (Initialization) in the transaction sequence. See the Operation—Alarm Signaling section for an explanation of alarm flag operation.   DS18B20 FUNCTION COMMANDS After the bus master has used a ROM command to address the DS18B20 with which it wishes to communicate, the master can issue one of the DS18B20 function commands. These commands allow the master to write to and read from the DS18B20’s scratchpad memory, initiate temperature conversions and determine the power supply mode. The DS18B20 function commands, which are described below, are summarized in Table 3 and illustrated by the flowchart in Figure 12.   CONVERT T [44h] This command initiates a single temperature conversion. Following the conversion, the resulting thermal data is stored in the 2-byte temperature register in the scratchpad memory and the DS18B20 returns to its low-power idle state. If the device is being used in parasite power mode, within 10µs (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for the duration of the conversion (tCONV) as described in the Powering the DS18B20 section. If the DS18B20 is powered by an external supply, the master can issue read time slots after the Convert T command and the DS18B20 will respond by transmitting a 0 while the temperature conversion is in progress and a 1 when the conversion is done. In parasite power mode this notification technique cannot be used since the bus is pulled high by the strong pullup during the conversion.   WRITE SCRATCHPAD [4Eh] This command allows the master to write at most 5 bytes of data to the DS18B20’s scratchpad. The first data byte is written into the TH register (byte 2 of the scratchpad), the second byte is written into the TL register (byte 3), the third byte is written into the configuration register (byte 4) , and the last two bytes are written into the User Bytes 3 and 4. Data must be transmitted least significant bit first. All 5 bytes MUST be written before the master issues a reset, or the data may be corrupted.   READ SCRATCHPAD [BEh] This command allows the master to read the contents of the scratchpad. The data transfer starts with the least significant bit of byte 0 and continues through the scratchpad until the 9th byte (byte 8 – CRC) is read. The master may issue a reset to terminate reading at any time if only part of the scratchpad data is needed.   www.umw-ic.com 11 友台半导体有限公司 UMW R UMW DS18B20 COPY SCRATCHPAD 48h] This command copies the contents of the scratchpad TH, TL, configuration registers and User Bytes 3 and 4 (bytes 2, 3, 4, 6 and 7) to EEPROM. If the device is being used in parasite power mode, within 10µs (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for at least 10ms as described in the Powering the DS18B20 section. RECALL E2 B8h] This command recalls the alarm trigger values (TH and TL) , configuration data and User Byte4 and 5 from EEPROM and places the data in bytes 2, 3, 4, 6 and 7, respectively, in the scratchpad memory. The master device can issue read time slots following the Recall E2 command and the DS18B20 will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done. The recall operation happens automatically at power-up, so valid data is available in the scratchpad as soon as power is applied to the device.   READ POWER SUPPLY B4h] The master device issues this command followed by a read time slot to determine if any DS18B20s on the bus are using parasite power. During the read time slot, parasite powered DS18B20s will pull the bus low, and externally powered DS18B20s will let the bus remain high. See the Powering the DS18B20 section for usage information for this command.   Table 3. DS18B20 Function Command Set       COMMAND Convert T Read Scratchpad Write Scratchpad Copy Scratchpad Recall E 2 Read Power Supply Note 1: Note 2: Note 3: DESCRIPTION PROTOCOL 1-Wire BUS ACTIVITYAFTER TEMPERATURE CONVERSION COMMANDS Initiates temperature DS18B20 transmits   conversion. conversion status to master 44h (not applicable for parasitepowered DS18B20s). MEMORY COMMANDS Reads the entire scratchpad DS18B20 transmits up to 9 BEh data bytes to master. including the CRC byte. Master transmits 3 or 4 or 5 Writes data into scratchpad   data bytes to DS18B20. bytes 2, 3, 4, and 6, 7(TH, 4Eh TL, configuration registers and User Bytes). Copies TH, TL, config None   register and User Bytes 48h data from the scratchpad to EEPROM. Recalls TH, TL, config DS18B20 transmits recall   register and User Bytes status to master. B8h data from EEPROM to the scratchpad. Signals DS18B20 power DS18B20 transmits supply B4h supply mode to the master. status to master.   NOTES     1   2   3     1     For parasite-powered DS18B20s, the master must enable a strong pullup on the 1-Wire bus during temperature conversions and copies from the scratchpad to EEPROM. No other bus activity may take place during this time. The master can interrupt the transmission of data at any time by issuing a reset. All three bytes must be written before a reset is issued.   www.umw-ic.com 12 友台半导体有限公司 UMW R UMW DS18B20 Figure 11. ROM Commands Flowchart       Initialization Sequence MASTER TX RESET PULSE     DS18B20 TX PRESENCE PULSE     MASTER TX ROM COMMAND     33h READ ROM COMMAND N 55h MATCH ROM COMMAND F0h SEARCH ROM COMMAND N N ECh N ALARM SEARCH COMMAND CCh SKIP ROM COMMAND N   Y Y Y Y B20 TX BIT 0 B20 TX BIT 0 B20 TX BIT 0! B20 TX BIT 0! MASTER TX BIT 0 MASTER TX BIT 0 Y   MASTER TX BIT 0           DS18B20 TX FAMILY CODE 1 BYTE       N BIT 0 MATCH?   DS18B20 TX SERIAL NUMBER 6 BYTES       N BIT 0 MATCH?   N   Y Y DEVICE(S) W ITH ALARM FLAG SET? Y     B20 TX BIT 1 DS18B20 TX CRC BYTE MASTER TX BIT 1 B20 TX BIT 1!     MASTER TX BIT 1   N N BIT 1 MATCH? BIT 1 MATCH?   Y Y       B20 TX BIT 63 B20 TX BIT 63! MASTER TX BIT 63 MASTER TX BIT 63       N BIT 63 MATCH? N BIT 63 MATCH?   Y Y         MASTER TX FUNCTION COMMAND (FIGURE 12)   www.umw-ic.com 13 友台半导体有限公司 UMW R UMW DS18B20 Figure 12. DS18B20 Function Commands Flowchart       44h CONVERT TEMPERATURE ? MASTER TX FUNCTION COMMAND 48h COPY SCRATCHPAD ? N N   Y Y     N Y PARASITE POWER ? N Y PARASITE POWER ?     DS18B20 BEGINS CONVERSION MASTER ENABLES STRONG PULL-UP ON DQ MASTER ENABLES STRONG PULLUP ON DQ           DEVICE CONVERTING TEMPERATURE ? COPY IN PROGRESS ?   N       Y     MASTER RX “0s”   N     MASTER DISABLES STRONG PULLUP Y MASTER DISABLES STRONG PULLUP   DATA COPIED FROM SCRATCHPAD TO EEPROM   DS18B20 CONVERTS TEMPERATURE MASTER RX “0s” MASTER RX “1s” MASTER RX “1s”             N   B4h READ POWER SUPPLY ? N B8h RECALL E2 ?         N         PARASITE POWERED ?   Y         MASTER RX “1s” MASTER RX “0s” N MASTER RX DATA BYTE FROM SCRATCHPAD MASTER BEGINS DATA RECALL FROM E2 PROM       MASTER TX RESET ? DEVICE BUSY RECALLING DATA ? N MASTER TX TL BYTE TO SCRATCHPAD       MASTER TX CONFIG. BYTE TO SCRATCHPAD     N Y   Y   N MASTER TX TH BYTE TO SCRATCHPAD                   Y     4Eh WRITE SCRATCHPAD ?   Y     BEh READ SCRATCHPAD ?   Y Y   N HAVE 8 BYTES BEEN READ ?   MASTER RX “0s” MASTER RX “1s”   Y MASTER RX SCRATCHPAD CRC BYTE           RETURN TO INITIALIZATION SEQUENCE (FIGURE 11) FOR NEXT TRANSACTION   www.umw-ic.com 14 友台半导体有限公司 UMW R UMW DS18B20 1-WIRE SIGNALING The DS18B20 uses a strict 1-Wire communication protocol to ensure data integrity. Several signal types are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. The bus master initiates all these signals, with the exception of the presence pulse.   INITIALIZATION PROCEDURE—RESET AND PRESENCE PULSES All communication with the DS18B20 begins with an initialization sequence that consists of a reset pulse from the master followed by a presence pulse from the DS18B20. This is illustrated in Figure 13. When the DS18B20 sends the presence pulse in response to the reset, it is indicating to the master that it is on the bus and ready to operate.   During the initialization sequence the bus master transmits (TX) the reset pulse by pulling the 1-Wire bus low for a minimum of 1ms. The bus master then releases the bus and goes into receive mode (RX). When the bus is released, the 5kΩ pullup resistor pulls the 1-Wire bus high. When the DS18B20 detects this rising edge, it waits 15µs to 60µs and then transmits a presence pulse by pulling the 1-Wire bus low for 60µs to 240µs.   Figure 13. Initialization Timing     MASTER TX RESET PULSE MASTER RX 480µs minimum DS18B20 TX presence pulse 60-240µs 1ms minimum     VPU DS18B20 waits 15-60µs   1-WIRE BUS   GND     LINE TYPE LEGEND Bus master pulling low DS18B20 pulling low Resistor pullup       READ/WRITE TIME SLOTS The bus master writes data to the DS18B20 during write time slots and reads data from the DS18B20 during read time slots. One bit of data is transmitted over the 1-Wire bus per time slot.   WRITE TIME SLOTS There are two types of write time slots: “Write 1” time slots and “Write 0” time slots. The bus master uses a Write 1 time slot to write a logic 1 to the DS18B20 and a Write 0 time slot to write a logic 0 to the DS18B20. All write time slots must be a minimum of 60µs in duration with a minimum of a 1µs recovery time between individual write slots. Both types of write time slots are initiated by the master pulling the 1-Wire bus low (see Figure 14).   To generate a Write 1 time slot, after pulling the 1-Wire bus low, the bus master must release the 1-Wire bus within 15µs. When the bus is released, the 5kΩ pullup resistor will pull the bus high. To generate a Write 0 time slot, after pulling the 1-Wire bus low, the bus master must continue to hold the bus low for the duration of the time slot (at least 60µs).   www.umw-ic.com 15 友台半导体有限公司 UMW R UMW DS18B20 The DS18B20 samples the 1-Wire bus during a window that lasts from 15µs to 60µs after the master initiates the write time slot. If the bus is high during the sampling window, a 1 is written to the DS18B20. If the line is low, a 0 is written to the DS18B20.   Figure 14. Read/Write Time Slot Timing Diagram     START OF SLOT START OF SLOT   MASTER WRITE “0” SLOT   MASTER WRITE “1” SLOT 1µs < TREC < ∞   > 1µs 60µs < TX “0” < 120µs   VPU   1-WIRE BUS     GND       DS18B20 Samples MIN TYP DS18B20 Samples MAX MIN TYP MAX   15µs 15µs 15µs 30µs 15µs 30µs         MASTER READ “0” SLOT   MASTER READ “1” SLOT 1µs < TREC < ∞ VPU   1-WIRE BUS   GND     > 1µs                   Master samples > 1 µs         Master samples     15µs         45µs 15µs         LINE TYPE LEGEND Bus master pulling low DS18B20 pulling low   Resistor pullup       READ TIME SLOTS The DS18B20 can only transmit data to the master when the master issues read time slots. Therefore, the master must generate read time slots immediately after issuing a Read Scratchpad [BEh] or Read Power Supply [B4h] command, so that the DS18B20 can provide the requested data. In addition, the master can generate read time slots after issuing Convert T [44h] or Recall E2 [B8h] commands to find out the status of the operation as explained in the DS18B20 Function Commands section.   All read time slots must be a minimum of 60µs in duration with a minimum of a 1µs recovery time between slots. A read time slot is initiated by the master device pulling the 1-Wire bus low for a minimum of 1µs and then releasing the bus (see Figure 14). After the master initiates the read time slot, the DS18B20 will begin transmitting a 1 or 0 on bus. The DS18B20 transmits a 1 by leaving the bus high and transmits a 0 by pulling the bus low. When transmitting a 0, the DS18B20 will release the bus by the end of the time slot, and the bus will be pulled back to its high idle state by the pullup resister. Output   www.umw-ic.com 16 友台半导体有限公司 UMW R UMW DS18B20   data from the DS18B20 is valid for 15µs after the falling edge that initiated the read time slot. Therefore, the master must release the bus and then sample the bus state within 15µs from the start of the slot.   Figure 15 illustrates that the sum of TINIT, TRC, and TSAMPLE must be less than 15µs for a read time slot. Figure 16 shows that system timing margin is maximized by keeping TINIT and TRC as short as possible and by locating the master sample time during read time slots towards the end of the 15µs period.   Figure 15. Detailed Master Read 1 Timing       VPU       VIH of Master 1-WIRE BUS GND             TINT > 1µs TRC Master samples   15µs       Figure 16. Recommended Master Read 1 Timing       VPU     VIH of Master 1-WIRE BUS   GND   TINT = TRC = small small   Master samples   15µs     LINE TYPE LEGEND Bus master pulling low Resistor pullup         www.umw-ic.com 17 友台半导体有限公司 UMW R UMW DS18B20 DS18B20 OPERATION EXAMPLE 1 In this example there are multiple DS18B20s on the bus and they are using parasite power. The bus master initiates a temperature conversion in a specific DS18B20 and then reads its scratchpad and recalculates the CRC to verify the data.   MASTER MODE Tx Rx Tx Tx Tx DATA (LSB FIRST) Reset Presence 55h 64-bit ROM code 44h DQ line held high by strong pullup Reset Presence 55h 64-bit ROM code BEh   Tx Tx Rx Tx Tx Tx     COMMENTS Master issues reset pulse. DS18B20s respond with presence pulse. Master issues Match ROM command. Master sends DS18B20 ROM code. Master issues Convert T command. Master applies strong pullup to DQ for the duration of the conversion (tCONV). Master issues reset pulse. DS18B20s respond with presence pulse. Master issues Match ROM command. Master sends DS18B20 ROM code. Master issues Read Scratchpad command. Master reads entire scratchpad including CRC. The master then recalculates the CRC of the first eight data bytes from the scratchpad and compares the calculated CRC with the read CRC (byte 9). If they match, the master continues; if not, the read operation is repeated.   Rx   9 data bytes   DS18B20 OPERATION EXAMPLE 2 In this example there is only one DS18B20 on the bus and it is using parasite power. The master writes to the TH, TL, and configuration registers in the DS18B20 scratchpad and then reads the scratchpad and recalculates the CRC to verify the data. The master then copies the scratchpad contents to EEPROM.   MASTER MODE Tx Rx Tx Tx Tx Tx Rx Tx Tx     DATA (LSB FIRST) Reset Presence CCh 4Eh 3 data bytes Reset Presence CCh BEh     Rx Tx Rx Tx Tx   Tx   9 data bytes Reset Presence CCh 48h DQ line held high by strong pullup COMMENTS Master issues reset pulse. DS18B20 responds with presence pulse. Master issues Skip ROM command. Master issues Write Scratchpad command. Master sends three data bytes to scratchpad (TH, TL, and config). Master issues reset pulse. DS18B20 responds with presence pulse. Master issues Skip ROM command. Master issues Read Scratchpad command. Master reads entire scratchpad including CRC. The master then recalculates the CRC of the first eight data bytes from the scratchpad and compares the calculated CRC with the read CRC (byte 9). If they match, the master continues; if not, the read operation is repeated. Master issues reset pulse. DS18B20 responds with presence pulse. Master issues Skip ROM command. Master issues Copy Scratchpad command. Master applies strong pullup to DQ for at least 10ms while copy operation is in progress.   ABSOLUTE MAXIMUM RATINGS Voltage Range on Any Pin Relative to Ground ..................................................................-0.5V to +6.0V   www.umw-ic.com 18 友台半导体有限公司 UMW R UMW DS18B20 Operating Temperature Range ....................................................................................... -55°C to +125°C Storage Temperature Range ........................................................................................... -55°C to +125°C Solder Temperature ..................................................... Refer to the IPC/JEDEC J-STD-020 Specification.   These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.   DC ELECTRICAL CHARACTERISTICS (-55°C to +125°C; VDD=2.5V to 5.5V)       NOTES: 1) 2) All voltages are referenced to ground. The Pullup Supply Voltage specification assumes that the pullup device is ideal, and therefore the high level of the pullup is equal to VPU. In order to meet the VIH spec of the DS18B20, the actual supply rail for the strong pullup transistor must include margin for the voltage drop across the transistor when it is turned on; thus: VPU_ACTUAL = VPU_IDEAL + VTRANSISTOR. 3) See typical performance curve in Figure 17. 4) Logic-low voltages are specified at a sink current of 4mA. 5) To guarantee a presence pulse under low voltage parasite power conditions, VILMAX may have to be reduced to as low as 0.5V. 6) Logic-high voltages are specified at a source current of 1mA. 7) Standby current specified up to +70°C. Standby current typically is 3µA at +125°C. 8) To minimize IDDS, DQ should be within the following ranges: GND ≤ DQ ≤ GND + 0.3V or VDD – 0.3V ≤ DQ ≤ VDD. 9) Active current refers to supply current during active temperature conversions or EEPROM writes. 10) DQ line is high (“high-Z” state). 11) Drift data is based on a 1000-hour stress test at +125°C with VDD = 5.5V.     www.umw-ic.com 19 友台半导体有限公司 UMW R UMW DS18B20 AC ELECTRICAL CHARACTERISTICS—NV MEMORY (-55°C to +100°C; VDD = 2.5V to 5.5V) PARAMETER NV Write Cycle Time EEPROM Writes EEPROM Data Retention SYMBOL CONDITIONS t WR   -55°C to +55°C NEEWR tEEDR -55°C to +55°C MIN TYP 2 MAX 10 1000 10 UNITS ms writes years   AC ELECTRICAL CHARACTERISTICS PARAMETER SYMBOL Temperature Conversion Time tCONV Time to Strong Pullup On tSPON Time Slot Recovery Time Write 0 Low Time Write 1 Low Time Read Data Valid Reset Time High Reset Time Low Presence-Detect High Presence-Detect Low Capacitance tSLOT tREC tLOW0 tLOW1 tRDV tRSTH tRSTL (-55°C to +125°C; VDD = 2.5V to 5.5V) CONDITIONS MIN TYP 9-bit resolution 10-bit resolution 11-bit resolution 12-bit resolution Start Convert T Command Issued 60 1 60 1 480 1 15 60 tPDHIGH tPDLOW CIN/OUT MAX 50 100 200 400 UNITS   ms NOTES 1   10 µs 120 µs µs µs µs µs µs ms µs µs pF 120 15 15 60 240 25 1 1 1 1 1 1 1 1 1   NOTES: 1) See the timing diagrams in Figure 18.   Figure 17. Typical Performance Curve     DS18B20 Typical Error Curve     www.umw-ic.com 20 友台半导体有限公司 UMW R UMW DS18B20   Figure 18. Timing Diagrams                             www.umw-ic.com 21 友台半导体有限公司 UMW R UMW DS18B20 Packaging Information MSOP 8 www.umw-ic.com 22 友台半导体有限公司 UMW R UMW DS18B20 SOP8 www.umw-ic.com 23 友台半导体有限公司 UMW R UMW DS18B20   TO-92   www.umw-ic.com 24 友台半导体有限公司 UMW R UMW DS18B20 Ordering information Order code Package Accuracy Baseqty UMW DS18B20 TO-92 ±0.4℃ 2K/Bag UMW DS18B20U MSOP-8 ±0.4℃ 4K/Reel UMW DS18B20Z SOP-8 ±0.4℃ 4K/Reel                                                                     www.umw-ic.com 25 友台半导体有限公司
DS18B20Z 价格&库存

很抱歉,暂时无法提供与“DS18B20Z”相匹配的价格&库存,您可以联系我们找货

免费人工找货
DS18B20Z
  •  国内价格
  • 1+3.69638
  • 30+3.56048
  • 100+3.28869
  • 500+3.01689
  • 1000+2.88100

库存:1784

DS18B20Z
  •  国内价格
  • 1+3.15560

库存:2672

DS18B20Z
    •  国内价格
    • 1+5.16290
    • 10+4.33130
    • 30+3.74220
    • 100+3.25710
    • 500+2.73740
    • 1000+2.64500

    库存:23512