0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
AT93C66AW-10SI-1.8

AT93C66AW-10SI-1.8

  • 厂商:

    ACTEL(微芯科技)

  • 封装:

    SOIC8

  • 描述:

    IC EEPROM 4KBIT SPI 2MHZ 8SOIC

  • 数据手册
  • 价格&库存
AT93C66AW-10SI-1.8 数据手册
Features • Low-voltage and Standard-voltage Operation • • • • • • • • – 2.7 (VCC = 2.7V to 5.5V) – 1.8 (VCC = 1.8V to 5.5V) User-selectable Internal Organization – 2K: 256 x 8 or 128 x 16 – 4K: 512 x 8 or 256 x 16 3-wire Serial Interface Sequential Read Operation 2 MHz Clock Rate (5V) Self-timed Write Cycle (10 ms Max) High Reliability – Endurance: 1 Million Write Cycles – Data Retention: 100 Years Automotive Grade, Extended Temperature and Lead-free/Halogen-free Devices Available 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead MAP, 8-lead TSSOP and 8-ball dBGA2™ Packages 3-wire Serial EEPROMs 2K (256 x 8 or 128 x 16) 4K (512 x 8 or 256 x 16) Description The AT93C56A/66A provides 2048/4096 bits of serial electrically erasable programmable read only memory (EEPROM) organized as 128/256 words of 16 bits each, when the ORG pin is connected to VCC and 256/512 words of 8 bits each when it is tied to ground. The device is optimized for use in many industrial and commercial applications where low power and low voltage operations are essential. The AT93C56A/66A is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead MAP, 8-lead TSSOP and 8-ball dBGA2™ packages. The AT93C56A/66A is enabled through the Chip Select pin (CS), and accessed via a 3-wire serial interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SK). Upon receiving a READ instruction at DI, the address is decoded and the data is AT93C56A AT93C66A Advance Information Pin Configurations Pin Name Function CS Chip Select SK Serial Data Clock DI Serial Data Input DO Serial Data Output 8-ball dBGA2 GND Ground VCC Power Supply ORG Internal Organization DC Don’t Connect VCC DC ORG GND 8 1 7 2 6 3 5 4 8-lead SOIC CS SK DI DO CS SK DI DO 1 2 3 4 8 7 6 5 VCC DC ORG GND Bottom View 8-lead MAP 8-lead PDIP 8-lead TSSOP CS SK DI DO 1 2 3 4 8 7 6 5 VCC DC ORG GND VCC DC ORG GND 8 7 6 5 1 2 3 4 Bottom View CS SK DI DO CS SK DI DO 1 2 3 4 8 7 6 5 VCC DC ORG GND Rev. 3378E–SEEPR–1/04 1 clocked out serially on the data output pin DO. The WRITE cycle is completely selftimed and no separate ERASE cycle is required before WRITE. The WRITE cycle is only enabled when the part is in the ERASE/WRITE ENABLE state. When CS is brought “high” following the initiation of a WRITE cycle, the DO pin outputs the READY/BUSY status of the part. The AT93C56A/66A is available in 2.7V to 5.5V and 1.8V to 5.5V versions. Absolute Maximum Ratings* Operating Temperature................................. -55° C to +125° C Storage Temperature .................................... -65° C to +150° C Voltage on Any Pin with Respect to Ground .....................................-1.0V to +7.0V Maximum Operating Voltage .......................................... 6.25V *NOTICE: Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability DC Output Current........................................................ 5.0 mA Block Diagram Note: 2 When the ORG pin is connected to VCC, the x 16 organization is selected. When it is connected to ground, the x 8 organization is selected. If the ORG pin is left unconnected and the application does not load the input beyond the capability of the internal 1 Meg ohm pullup, then the x 16 organization is selected. The feature is not available on the 1.8V devices. AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A Pin Capacitance(1) Applicable over recommended operating range from TA = 25° C, f = 1.0 MHz, VCC = +5.0V (unless otherwise noted). Symbol Test Conditions COUT CIN Note: Max Units Conditions Output Capacitance (DO) 5 pF VOUT = 0V Input Capacitance (CS, SK, DI) 5 pF VIN = 0V 1. This parameter is characterized and is not 100% tested. DC Characteristics Applicable over recommended operating range from: TAI = -40° C to +85° C, VCC = +1.8V to +5.5V, TAE = -40° C to +125° C, VCC = +1.8V to +5.5V (unless otherwise noted). Symbol Parameter VCC1 Supply Voltage VCC2 Test Condition Min Typ Max Unit 1.8 5.5 V Supply Voltage 2.7 5.5 V VCC3 Supply Voltage 4.5 5.5 V ICC Supply Current ISB1 Standby Current VCC = 1.8V ISB2 Standby Current ISB3 READ at 1.0 MHz 0.5 2.0 mA WRITE at 1.0 MHz 0.5 2.0 mA CS = 0V 0 0.1 µA VCC = 2.7V CS = 0V 6.0 10.0 µA Standby Current VCC = 5.0V CS = 0V 17 30 µA IIL Input Leakage VIN = 0V to VCC 0.1 3.0 µA IOL Output Leakage VIN = 0V to VCC 0.1 3.0 µA VIL1(1) VIH1(1) Input Low Voltage Input High Voltage 2.7V ≤VCC ≤5.5V -0.6 2.0 0.8 VCC + 1 V VIL2(1) VIH2(1) Input Low Voltage Input High Voltage 1.8V ≤VCC ≤2.7V -0.6 VCC x 0.7 VCC x 0.3 VCC + 1 V VOL1 VOH1 Output Low Voltage Output High Voltage 2.7V ≤VCC ≤5.5V 0.4 V VOL2 VOH2 Output Low Voltage Output High Voltage 1.8V ≤VCC ≤2.7V Note: VCC = 5.0V IOL = 2.1 mA IOH = -0.4 mA 2.4 IOL = 0.15 mA IOH = -100 µA V 0.2 VCC - 0.2 V V 1. VIL min and VIH max are reference only and are not tested. 3 3378E–SEEPR–1/04 AC Characteristics Applicable over recommended operating range from TAI = -40°C to + 85°C, TAE = -40° C to +125° C, VCC = As Specified, CL = 1 TTL Gate and 100 pF (unless otherwise noted). Symbol Parameter Test Condition fSK SK Clock Frequency 4.5V ≤VCC ≤5.5V 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 0 0 0 tSKH SK High Time 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tSKL SK Low Time 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tCS Minimum CS Low Time 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tCSS CS Setup Time Relative to SK 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 50 200 ns tDIS DI Setup Time Relative to SK 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 100 400 ns tCSH CS Hold Time Relative to SK 0 ns tDIH DI Hold Time Relative to SK 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 100 400 ns tPD1 Output Delay to ‘1’ AC Test 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tPD0 Output Delay to ‘0’ AC Test 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tSV CS to Status Valid AC Test 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 250 1000 ns tDF CS to DO in High Impedance AC Test CS = VIL 2.7V ≤VCC ≤5.5V 1.8V ≤VCC ≤5.5V 150 400 ns 10 ms tWP Write Cycle Time Endurance Note: 4 (1) Min 4.5V ≤VCC ≤5.5V 5.0V, 25°C, Page Mode Typ 3 1M Max Units 2 1 0.25 MHz ms Write Cycles 1. This parameter is characterized and is not 100% tested. AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A Instruction Set for the AT93C56A and AT93C66A Address Data SB Op Code x8 x 16 READ 1 10 A8 - A0 A7 - A0 EWEN 1 00 11XXXXXXX 11XXXXXX Write enable must precede all programming modes. ERASE 1 11 A8 - A0 A7 - A0 Erase memory location An - A0. WRITE 1 01 A8 - A0 A7 - A0 ERAL 1 00 10XXXXXXX 10XXXXXX WRAL 1 00 01XXXXXXX 01XXXXXX 1 00 00XXXXXXX 00XXXXXX Instruction EWDS Note: x8 x 16 Comments Reads data stored in memory, at specified address. D7 - D0 D15 - D0 Writes memory location An - A0. Erases all memory locations. Valid only at VCC = 4.5V to 5.5V. D7 - D0 D15 - D0 Writes all memory locations. Valid only at VCC = 5.0V ±10% and Disable Register cleared. Disables all programming instructions. The X’s in the address field represent don’t care values and must be clocked. Functional Description The AT93C56A/66A is accessed via a simple and versatile 3-wire serial communication interface. Device operation is controlled by seven instructions issued by the host processor. A valid instruction starts with a rising edge of CS and consists of a Start Bit (logic “1”) followed by the appropriate Op Code and the desired memory Address location. READ (READ): The Read (READ) instruction contains the Address code for the memory location to be read. After the instruction and address are decoded, data from the selected memory location is available at the serial output pin DO. Output data changes are synchronized with the rising edges of serial clock SK. It should be noted that a dummy bit (logic “0”) precedes the 8- or 16-bit data output string. The AT93C56A/66A supports sequential read operations. The device will automatically increment the internal address pointer and clock out the next memory location as long as Chip Select (CS) is held high. In this case, the dummy bit (logic “0”) will not be clocked out between memory locations, thus allowing for a continuous stream of data to be read. ERASE/WRITE (EWEN): To assure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any programming instructions can be carried out. Please note that once in the Erase/Write Enable state, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or VCC power is removed from the part. ERASE (ERASE): The Erase (ERASE) instruction programs all bits in the specified memory location to the logical “1” state. The self-timed erase cycle starts once the ERASE instruction and address are decoded. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). A logic “1” at pin DO indicates that the selected memory location has been erased, and the part is ready for another instruction. 5 3378E–SEEPR–1/04 WRITE (WRITE): The Write (WRITE) instruction contains the 8 or 16 bits of data to be written into the specified memory location. The self-timed programming cycle, tWP, starts after the last bit of data is received at serial data input pin DI. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). A logic “0” at DO indicates that programming is still in progress. A logic “1” indicates that the memory location at the specified address has been written with the data pattern contained in the instruction and the part is ready for further instructions. A READY/BUSY status cannot be obtained if the CS is brought high after the end of the self-timed programming cycle, tWP. ERASE ALL (ERAL): The Erase All (ERAL) instruction programs every bit in the memory array to the logic “1” state and is primarily used for testing purposes. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). The ERAL instruction is valid only at VCC = 5.0V ± 10%. WRITE ALL (WRAL): The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the instruction. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). The WRAL instruction is valid only at VCC = 5.0V ± 10%. ERASE/WRITE DISABLE (EWDS): To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should be executed after all programming operations. The operation of the READ instruction is independent of both the EWEN and EWDS instructions and can be executed at any time. Timing Diagrams Synchronous Data Timing Note: 6 1. This is the minimum SK period. AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A Organization Key for Timing Diagrams AT93C56A (2K) Notes: AT93C66A (4K) I/O x8 x 16 x8 x 16 AN A8(1) A7(2) A8 A7 DN D7 D15 D7 D15 1. A8 is a DON’T CARE value, but the extra clock is required. 2. A7 is a DON’T CARE value, but the extra clock is required. READ Timing tCS High Impedance EWEN Timing tCS CS SK DI 1 0 0 1 1 ... 7 3378E–SEEPR–1/04 EWDS Timing tCS CS SK DI 1 0 0 0 ... 0 WRITE Timing tCS CS SK DI 1 0 1 AN ... A0 DN ... D0 HIGH IMPEDANCE DO BUSY READY tWP WRAL Timing(1) tCS CS SK DI DO 1 0 0 0 1 ... DN ... D0 BUSY HIGH IMPEDANCE READY tWP Note: 8 1. Valid only at VCC = 4.5V to 5.5V. AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A ERASE Timing tCS CS STANDBY CHECK STATUS SK DI 1 1 1 AN AN-1 AN-2 ... A0 tDF tSV DO HIGH IMPEDANCE HIGH IMPEDANCE BUSY READY tWP ERAL Timing(1) tCS CS CHECK STATUS STANDBY tSV tDF SK DI DO 1 0 0 1 0 BUSY HIGH IMPEDANCE HIGH IMPEDANCE READY tWP Note: 1. Valid only at VCC = 4.5V to 5.5V. 9 3378E–SEEPR–1/04 AT93C56A Ordering Information Ordering Code Package AT93C56A-10PI-2.7 AT93C56A-10SI-2.7 AT93C56AW-10SI-2.7 AT93C56A-10TI-2.7 AT93C56AU3-10UI-2.7 AT93C56AY1-10YI-2.7 8P3 8S1 8S2 8A2 8U3-1 8Y1 Industrial Temperature (-40° C to 85° C) AT93C56A-10PI-1.8 AT93C56A-10SI-1.8 AT93C56AW-10SI-1.8 AT93C56A-10TI-1.8 AT93C56AU3-10UI-1.8 AT93C56AY1-10YI-1.8 8P3 8S1 8S2 8A2 8U3-1 8Y1 Industrial Temperature (-40° C to 85° C) AT93C56A-10SU-2.7 AT93C56A-10SU-1.8 AT93C56A-10TU-2.7 AT93C56A-10TU-1.8 8S1 8S1 8A2 8A2 Lead-free/Halogen-free/ Industrial Temperature (-40° C to 85° C) AT93C56A-10SQ-2.7 8S1 Lead-free/Halogen-free/ High Grade/Extended Temperature (-40° C to 125° C) AT93C56A-10SE-2.7 8S1 High Grade/Extended Temperature (-40° C to 125° C) Note: Operation Range For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. Package Type 8P3 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 8S1 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 8S2 8-lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) 8A2 8-lead, 0.170” Wide, Thin Shrink Small Outline Package (TSSOP) 8U3-1 8-ball, die Ball Grid Array Package (dBGA2) 8Y1 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) Options -2.7 Low-voltage (2.7V to 5.5V) 1.8 Low-voltage (1.8V to 5.5V) 10 AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A AT93C66A Ordering Information Ordering Code Package AT93C66A-10PI-2.7 AT93C66A-10SI-2.7 AT93C66AW-10SI-2.7 AT93C66A-10TI-2.7 AT93C66AU3-10UI-2.7 AT93C66AY1-10YI-2.7 8P3 8S1 8S2 8A2 8U3-1 8Y1 Industrial (-40° C to 85° C) AT93C66A-10PI-1.8 AT93C66A-10SI-1.8 AT93C66AW-10SI-1.8 AT93C66A-10TI-1.8 AT93C66AU3-10UI-1.8 AT93C66AY1-10YI-1.8 8P3 8S1 8S2 8A2 8U3-1 8Y1 Industrial (-40° C to 85° C) AT93C66A-10SU-2.7 AT93C66A-10SU-1.8 AT93C66A-10TU-2.7 AT93C66A-10TU-1.8 8S1 8S1 8A2 8A2 Lead-free/Halogen-free/ Industrial Temperature (-40° C to 85° C) AT93C66A-10SQ-2.7 8S1 Lead-free/Halogen-free/ High Grade/Extended Temperature (-40° C to 125° C) AT93C66A-10SE-2.7 8S1 High Grade/Extended Temperature (-40° C to 125° C) Note: Operation Range For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. Package Type 8P3 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 8S1 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 8S2 8-lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) 8A2 8-lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 8U3-1 8-ball, die Ball Grid Array Package (dBGA2) 8Y1 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) Options -2.7 Low-voltage (2.7V to 5.5V) -1.8 Low-voltage (1.8V to 5.5V) 11 3378E–SEEPR–1/04 Packaging Information 8P3 – PDIP E 1 E1 N Top View c eA End View COMMON DIMENSIONS (Unit of Measure = inches) D e D1 A2 A MIN NOM A2 0.115 0.130 0.195 b 0.014 0.018 0.022 5 b2 0.045 0.060 0.070 6 b3 0.030 0.039 0.045 6 c 0.008 0.010 0.014 D 0.355 0.365 0.400 SYMBOL A b2 b3 b 4 PLCS Side View L NOTE 0.210 2 3 D1 0.005 E 0.300 0.310 0.325 4 E1 0.240 0.250 0.280 3 3 e 0.100 BSC eA 0.300 BSC L Notes: MAX 0.115 0.130 4 0.150 2 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information. 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. 4. E and eA measured with the leads constrained to be perpendicular to datum. 5. Pointed or rounded lead tips are preferred to ease insertion. 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm). 01/09/02 R 12 2325 Orchard Parkway San Jose, CA 95131 TITLE 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) DRAWING NO. REV. 8P3 B AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A 8S1 – JEDEC SOIC C 1 E E1 L N ∅ Top View End View e B COMMON DIMENSIONS (Unit of Measure = mm) A SYMBOL A1 D Side View MIN NOM MAX A 1.35 – 1.75 A1 0.10 – 0.25 b 0.31 – 0.51 C 0.17 – 0.25 D 4.80 – 5.00 E1 3.81 – 3.99 E 5.79 – 6.20 e NOTE 1.27 BSC L 0.40 – 1.27 ∅ 0˚ – 8˚ Note: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. 10/7/03 R 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC) DRAWING NO. 8S1 REV. B 13 3378E–SEEPR–1/04 8S2 – EIAJ SOIC C 1 E E1 L N Top View ∅ End View e b COMMON DIMENSIONS (Unit of Measure = mm) A SYMBOL A1 D Side View NOM MAX NOTE A 1.70 2.16 A1 0.05 0.25 b 0.35 0.48 5 C 0.15 0.35 5 D 5.13 5.35 E1 5.18 5.40 E 7.70 8.26 L 0.51 0.85 ∅ 0˚ 8˚ e Notes: 1. 2. 3. 4. 5. MIN 2, 3 1.27 BSC 4 This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information. Mismatch of the upper and lower dies and resin burrs are not included. It is recommended that upper and lower cavities be equal. If they are different, the larger dimension shall be regarded. Determines the true geometric position. Values b and C apply to pb/Sn solder plated terminal. The standard thickness of the solder layer shall be 0.010 +0.010/−0.005 mm. 10/7/03 R 14 2325 Orchard Parkway San Jose, CA 95131 TITLE 8S2, 8-lead, 0.209" Body, Plastic Small Outline Package (EIAJ) DRAWING NO. 8S2 REV. C AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A 8A2 – TSSOP 3 2 1 Pin 1 indicator this corner E1 E L1 N L Top View End View COMMON DIMENSIONS (Unit of Measure = mm) SYMBOL A b D MIN NOM MAX NOTE 2.90 3.00 3.10 2, 5 3, 5 E e D A2 6.40 BSC E1 4.30 4.40 4.50 A – – 1.20 A2 0.80 1.00 1.05 b 0.19 – 0.30 e Side View L 0.65 BSC 0.45 L1 Notes: 4 0.60 0.75 1.00 REF 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side. 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. 5. Dimension D and E1 to be determined at Datum Plane H. 5/30/02 R 2325 Orchard Parkway San Jose, CA 95131 TITLE 8A2, 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. 8A2 REV. B 15 3378E–SEEPR–1/04 8U3-1 – dBGA2 E D 1. b A1 PIN 1 BALL PAD CORNER A2 Top View A Side View PIN 1 BALL PAD CORNER 1 2 3 4 8 7 6 5 (d1) d e COMMON DIMENSIONS (Unit of Measure = mm) (e1) Bottom View 8 SOLDER BALLS 1. Dimension 'b' is measured at the maximum solder ball diameter. This drawing is for general information only. SYMBOL MIN NOM MAX A 0.71 0.81 0.91 A1 0.10 0.15 0.20 A2 0.40 0.45 0.50 b 0.20 0.25 0.30 D 1.50 BSC E 2.00 BSC e 0.50 BSC e1 0.25 REF d 1.00 BSC d1 0.25 REF NOTE 6/24/03 R 16 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8U3-1, 8-ball, 1.50 x 2.00 mm Body, 0.50 mm pitch, Small Die Ball Grid Array Package (dBGA2) DRAWING NO. REV. PO8U3-1 A AT93C56A/66A 3378E–SEEPR–1/04 AT93C56A/66A 8Y1 – MAP PIN 1 INDEX AREA A 1 3 2 4 PIN 1 INDEX AREA E1 D1 D L 8 Bottom View COMMON DIMENSIONS (Unit of Measure = mm) A Side View 5 e End View Top View 6 b A1 E 7 SYMBOL MIN NOM MAX A – – 0.90 A1 0.00 – 0.05 D 4.70 4.90 5.10 E 2.80 3.00 3.20 D1 0.85 1.00 1.15 E1 0.85 1.00 1.15 b 0.25 0.30 0.35 e L NOTE 0.65 TYP 0.50 0.60 0.70 2/28/03 R 2325 Orchard Parkway San Jose, CA 95131 TITLE 8Y1, 8-lead (4.90 x 3.00 mm Body) MSOP Array Package (MAP) Y1 DRAWING NO. REV. 8Y1 C 17 3378E–SEEPR–1/04 Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 Regional Headquarters Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 Atmel Operations Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 ASIC/ASSP/Smart Cards 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 Literature Requests www.atmel.com/literature Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company’s standard warranty which is detailed in Atmel’s Terms and Conditions located on the Company’s web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel’s products are not authorized for use as critical components in life support devices or systems. © Atmel Corporation 2004. All rights reserved. Atmel ® and combinations thereof, are the registered trademarks, and dBGA ™ is the trademark of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others. Printed on recycled paper. 3378E–SEEPR–1/04 xM
AT93C66AW-10SI-1.8 价格&库存

很抱歉,暂时无法提供与“AT93C66AW-10SI-1.8”相匹配的价格&库存,您可以联系我们找货

免费人工找货