Automotive Audio Bus A2B Transceiver
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
A2B BUS FEATURES
A2B TRANSCEIVER FEATURES
Line topology
Single master, multiple slave
Up to 15 m between nodes and up to 40 m overall cable
length (see Table 9)
Communication over distance
Synchronous data
Multichannel I2S/TDM to I2S/TDM
Synchronous clock, phase aligned in all nodes
Low latency slave to slave communication
Control and status information I2C to I2C
GPIO and interrupt
Bus power or local power slave nodes
Configurable with SigmaStudio graphical software tool
AEC-Q100 qualified for automotive applications
Configurable A2B bus master or slave operation
I2C interface
8-bit to 32-bit multichannel I2S/TDM interface
Programmable I2S/TDM data rate
Up to 32 upstream and 32 downstream channels
PDM interface
Programmable PDM clock rate
Up to 4 high dynamic range microphone inputs
Simultaneous reception of I2S data with up to 4 PDM
microphones
Unique ID register for each transceiver
Crossover or straight-through cabling
Programmable settings to optimize EMC performance
APPLICATIONS
Audio communication link
Microphone arrays
Beamforming
Hands free and in car communication
Active and road noise cancellation
Audio/video conferencing systems
IOVDD
SCL
SDA
IRQ/IO0
ADR1/IO1
ADR2/IO2
I2C
DTX0/IO3
DTX1/IO4
DRX0/IO5
DRX1/IO6
I2S/TDM
PDM
DVDD
PLLVDD
VOUT1
PLL
VREG1
VIN
VOUT2
VREG2
BTRXVDD
A2 B
TRX B
(Towards
Last Slave)
DIAGNOSTICS
PDMCLK/IO7
A2 B
TRX A
(Towards
Master)
BCLK
SYNC
VSSN
VSS
BP
BCM
BN
SWP
SENSE
AP
ACM
AN
ATRXVDD
Figure 1. Functional Block Diagram
A2B and the A2B logo are registered trademarks of Analog Devices, Inc.
Rev. C
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A.
Tel: 781.329.4700
©2021 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
TABLE OF CONTENTS
A2B Bus Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
ESD Caution . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
A2B Transceiver Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Test Circuits and Switching Characteristics . . . . . . . . . . . . . . . 21
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Output Drive Currents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Pin Configuration and Function Descriptions . . . . . . . . . . . . . . . 24
General Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Power Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
2
A B Bus Details . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Current Flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
2
VREG1 and VREG2 Output Currents . . . . . . . . . . . . . . . . . . . . . . 29
2
I S/TDM Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Current at VIN (IVIN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Pulse Density Modulation (PDM) Interface . . . . . . . . . . . . . . . . . 6
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
GPIO Over Distance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Resistance Between Nodes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Mailboxes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Data Slot Exchange Between Slaves . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Voltage Regulator Current in Master Node or Local
Powered Slave Node . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Clock Sustain State . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Power Dissipation of A2B Bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
I C Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Programmable Settings to Optimize EMC
Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Power Analysis of Bus Powered System . . . . . . . . . . . . . . . . . . . . 31
Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Reducing Power Consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Thermal Power . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Designer Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Power Supply Rejection Ratio (PSRR) . . . . . . . . . . . . . . . . . . . . . . 11
VSENSE and Considerations for Diodes . . . . . . . . . . . . . . . . ... .... 33
Timing Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Optional Add On Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Power-Up Sequencing Restrictions . . . . . . . . . . . . . . . . . . . . . . . . . 16
Layout Guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
2
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
A B Bus System Specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Outline Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
PDM Typical Performance Characteristics . . . . . . . . . . . . . . . . 18
Automotive Products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
REVISION HISTORY
7/2021—Rev. B to Rev. C
Removed references to ambient temperature in:
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Automotive Products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Added statement on specification applicability to:
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Timing Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Added IBUSDISC and CBUSDISC specifications to
A2B Bus System Specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . . . . 17
Updated Figure 39 in Outline Dimensions . . . . . . . . . . . . . . . . . . . . 36
Changes to the Package Option column in
Automotive Products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Rev. C | Page 2 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
GENERAL DESCRIPTION
The Automotive Audio Bus (A2B®) provides a multichannel,
I2S/TDM link over distances of up to 15 m between nodes. It
embeds bidirectional synchronous pulse-code modulation
(PCM) data (for example, digital audio), clock, and synchronization signals onto a single differential wire pair. A2B supports a
direct point to point connection and allows multiple, daisychained nodes at different locations to contribute and/or consume time division multiplexed (TDM) channel content.
The transceiver can connect directly to general-purpose digital
signal processors (DSPs), field-programmable gate arrays
(FPGAs), application specific integrated circuits (ASICs),
microphones, analog-to-digital converters (ADCs), digital-toanalog converters (DACs), and codecs through a multichannel
I2S/TDM interface. It also provides a pulse density modulation
(PDM) interface for direct connection of up to four PDM digital
microphones.
A2B is a single-master, multiple-slave system where the transceiver at the host controller is the master. The master generates
clock, synchronization, and framing for all slave nodes. The
master A2B transceiver is programmable over a control port
(I2C) for configuration and read back. An extension of the control port protocol is embedded in the A2B data stream, which
grants direct access of registers and status information on slave
transceivers as well as I2C to I2C communication over distance.
Finally, the transceiver also supports an A2B bus powering feature, where the master node supplies voltage and current to the
slave nodes over the same daisy-chained, twisted pair wire cable
as used for the communication link.
Table 1. Product Comparison Guide
Feature
Master capable
Number of slaves discoverable1
Functional TRX blocks
I2S/TDM support
PDM microphone inputs
Max node to node cable length
1
2
AD2420/
AD2420W
No
N/A
A only
No
2 mics2
5m
AD2426/
AD2426W
No
N/A
A only
No
4 mics
15 m
AD2427/
AD2427W
No
N/A
A+B
No
4 mics
15 m
N/A means not applicable.
PDM microphones must be connected to the DRX0/IO5 pin.
Rev. C | Page 3 of 38 | July 2021
AD2428/
AD2428W
Yes
Up to 10
A+B
Yes
4 mics
15 m
AD2429/
AD2429W
Yes
Up to 2
B only
Yes
4 mics
5m
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
A2B BUS DETAILS
Figure 2 shows a single-master, multiple-slave A2B communications system with the master transceiver controlled by the host.
The host generates a periodic synchronization signal on the
I2S/TDM interface at a fixed frequency (typically 48 kHz) to
which all A2B nodes synchronize.
Communications along the A2B bus occur in periodic superframes. The superframe frequency is the same as the
synchronization signal frequency, and data is transferred at a bit
rate that is 1024 times faster (typically 49.152 MHz). Each
superframe is divided into periods of downstream transmission,
upstream transmission, and no transmission (where the bus is
not driven). Data is exchanged over the A2B bus in up to 32
equal width slots for both upstream and downstream
transmissions.
The A2B bus also communicates the following control and
status information between nodes:
• I2C to I2C communication
• General-purpose input/output (GPIO)
HOST
DSP
MASTER
A2B
TRANSCEIVER
I2C
A2B
I2S/TDM
I2S/TDM
• Data received over the I2S/TDM interface by the A2B transceiver is transmitted over the A2B bus in the next
superframe.
• Data on the A2B bus is transmitted over the I2S/TDM interface of an A2B transceiver in the next superframe.
I2C
A2B
SLAVE A2B
TRANSCEIVER
• Data transmitted by the master node transceiver in Superframe M creates Downstream Data M.
• Data transmitted by the slave node transceivers in Superframe N creates Upstream Data N.
I2C
SLAVE A2B
TRANSCEIVER
All nodes in an A2B system are sampled synchronously in the
same A2B superframe. Synchronous I2S/TDM downstream data
from the master arrives at all slaves in the same A2B superframe,
and the upstream audio data of every node arrives synchronously in the same I2S/TDM frame at the master. The remaining
audio phase differences between slaves can be compensated for
by register-programmable fine adjustment of the SYNC pin signal delay.
Note in Figure 4, both downstream and upstream samples are
named for the frame where they enter the A2B system as follows:
A2B
SLAVE A2B
TRANSCEIVER
The embedded control and response frames allow the host to
individually address each slave transceiver in the system. The
host also enables access to remote peripheral devices that are
connected to the slave transceivers via the I2C or SPI ports for
I2C to I2C communication over distance between multiple
nodes.
There is a sample delay incurred for data moving between the
A2B bus and the I2S/TDM interfaces because data is received
and transmitted over the I2S/TDM every sample period (typically 48 kHz). This timing relationship between samples over
the A2B bus is shown in Figure 4.
• Interrupts
I2S/TDM
control frame. Every slave can use or consume some of the
downstream data and add data for downstream nodes. The last
slave node transceiver responds after the response time with a
synchronization response frame (SRF). Upstream synchronous
data is added by each node directly after the response frame.
Each node can also use or consume upstream data.
I2S/TDM
I2C
Figure 2. Communication System Block Diagram
In Figure 3, a superframe is shown with an initial period of
downstream transmission and a later period of upstream
transmission.
• Data transmitted across the A2B bus (master to slave or
slave to master) has two frames of latency plus any internal
delay that has accumulated in the transceivers as well as
delays due to wire length. Therefore, overall latency is
slightly over two samples (0
ms
tPORST
Minimum Time Required for VVIN to be Held Below VRST to Assert Power on Reset 25
ms
VDVDD
| VIOVDD
tPORST
tVIN
MIN VRST
VVIN
MAX VRSTN
Figure 13. Power-Up Sequencing Timing with Externally Supplied VDVDD and VIOVDD
Rev. C
|
Page 16 of 38 |
July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
A2B BUS SYSTEM SPECIFICATION
Table 9. A2B System Specifications
Parameter
Cable
Maximum Cable Length
AD2428(W)Mastered System
AD2429(W) Mastered System
Maximum Number of Nodes
AD2428(W) Mastered System
AD2429(W) Mastered System
Maximum Number of Audio Slots
AD2426(W)/AD2427(W)/AD2428(W)1
AD2420(W)/AD2429(W)1
System Specification
Unshielded, single, twisted pair wire (UTP) with 100 Ω differential impedance. EMC performance
and full functionality under worst-case environmental conditions is confirmed with Leoni Dacar
545 cable (76D00305).
40 m total, 15 m between nodes.
10 m total, 5 m between nodes.
11 nodes (1 master node and 10 slave nodes).
Three nodes (1 master node and 2 slave nodes).
64 total, up to 32 upstream and 32 downstream slots, depending upon system design.
AD2429(W): 4 upstream and 2 downstream slots, depending upon system design.
AD2420(W): 2 upstream slots, depending upon system design.
Number of Audio Channels per Slave Node Individually programmable 0 to 32 upstream channels and 0 to 32 downstream channels.
8, 12, 16, 20, 24, 28, or 32 bits to match I2S/TDM data-word lengths. Same slot size for all nodes.
Synchronous A2B Data Slot Size
Upstream and downstream can choose different slot sizes. 12-, 16-, or 20-bit slot sizes can carry
compressed data over the A2B bus for 16-, 20-, or 24-bit I2S/TDM word lengths.
Audio Sampling Frequency
44.1 kHz to 48 kHz. All nodes sample synchronously. Slave node transceivers support sample rates
(fS) of 1× (48 kHz), 2× (96 kHz) or 4× (192 kHz), individually configured per slave.
To support 2× and 4× sampling rates in slaves, the master uses two and four times the number of
I2S/TDM data channels as the 1× sampling frequency (fSYNCM) interface to the host.
Transceivers also support reduced rate sampling for 24 kHz, 12 kHz, 6 kHz, 4 kHz, 3 kHz, 2.4 kHz,
2 kHz, 1.71 kHz, or 1.5 kHz at a low latency 48 kHz superframe rate.
Discovery Time
Less than 35 ms per node. Much less than 350 ms for total system startup in a system with 10 nodes.
Includes register initialization.
Maximum IBUSDISC Bus Current per Node Prior 60 mA. Measured at the negative bias switch.
to Discovery Completion
Maximum CBUSDISC Total Bus Capacitance
70 μF. Capacitance measured between the N and P pins in the CON1-B connector terminal.
Bit Error Detection
Robust error detection for control data and status data with 16-bit cyclic redundancy check (CRC).
Error Correction
Parity and line code error detection on synchronous data slots with audio error correction (repeat
of last known good data).
For 24-bit and 32-bit data channels, single error correction and double error detection (SECDED) of
synchronous data slots is possible.
Failure Diagnostics1
Location and cause of failure can be detected for A2B wires shorted to a high voltage (for example,
positive terminal of car battery), shorted to ground, wires shorted to each other, wires reversed or
open connection.
System EMI/EMC
Meets or exceeds industry specifications for robustness (ISO 11452-2, ISO 11452-4,
ISO 7637-3) and emissions (CISPR25).
System ESD
See IEC ESD ratings in Table 12 for terminals.
1
See the AD2420(W)/6(W)/7(W)/8(W)/9(W) Automotive Audio Bus A2B Transceiver Technical Reference for more information.
Rev. C
|
Page 17 of 38 |
July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
RMS Time Interval Error (TIE) Jitter
Table 10. SYNC Output RMS TIE Jitter at Each Slave
Typ
1.57
1.79
1.91
2.04
2.15
2.27
2.44
2.47
2.58
2.70
Max
5.50
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
–0.2
–0.4
–0.5
0.0001
0.001
0.01
0.1
1
NORMALIZED FREQUENCY (RELATIVE TO fSYNCM) (Hz)
Figure 15. PDM Frequency Response
160
140
Figure 14 through Figure 18 and Table 11 describe typical PDM
performance characteristics.
120
100
80
60
40
20
0
10
100
1k
10k
100k
FREQUENCY (Hz)
Figure 16. PDM Group Delay vs. Frequency, fSYNCM = 48 kHz
CH1
CH2
0
–20
20
100
1k
FREQUENCY (Hz)
10k
–40
20k
Figure 14. PDM FFT, fSYNCM = 48 kHz, –60 dB Frame Sync Input
THD + N (dBFS)
LEVEL (dBFS)
–0.1
–0.3
PDM TYPICAL PERFORMANCE CHARACTERISTICS
0
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
–110
–120
–130
–140
–150
–160
–170
–180
–190
0
GROUP DELAY (μs)
Slave Node
1
2
3
4
5
6
7
8
9
10
0.1
LEVEL (dBFS)
Clocks in an A2B system are passed from the master to Slave 0,
from Slave 0 to Slave 1, and so on. Each transceiver adds self jitter to the incoming jitter, which results in jitter growth from the
master to the nth slave. Table 10 illustrates typical rms TIE jitter
growth.
–60
–80
–100
–120
–140
0.0001
0.001
0.01
0.1
1
NORMALIZED FREQUENCY (RELATIVE TO fSYNCM) (Hz)
Figure 17. PDM Total Harmonic Distortion + Noise (THD + N) vs. Normalized Frequency (Relative to fSYNCM)
Rev. C | Page 18 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
0
–20
MAGNITUDE (dB)
–40
–60
–80
–100
–120
–140
–160
0
0.5
1.0
FREQUENCY (MHz)
1.5
Figure 18. PDM Out of Band Frequency Response (48 kHz Output)
Table 11. PDM Interface Performance Specifications
Parameter
Dynamic Range
With A-Weighted Filter (RMS)
SNR
Decimation Ratio
Frequency Response
Stop Band
Attenuation
Group Delay
Gain
Start-Up Time1
Bit Width
1
Conditions
20 Hz to 20 kHz, –60 dB input
A-weighted, fourth-order input
Default is 64×
DC to 0.45 fSYNCM
Min
64×
–0.1
Typ
120
120
128×
0.566
74
0.02 fSYNCM input signal
PDM to PCM
Internal and output
3.80
0
48
24
Max
Unit
dB
dB
256×
+0.01
dB
fSYNCM
dB
fSYNCM cycles
dB
fSYNCM cycles
Bits
The PDM start-up time is the time for the filters to settle after the PDM block is enabled. It is the time to wait before data is guaranteed to meet the specified performance.
Rev. C | Page 19 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
ABSOLUTE MAXIMUM RATINGS
Stresses at or above those listed in Table 12 can cause permanent damage to the product. This is a stress rating only;
functional operation of the product at these or any other conditions above those indicated in the operational section of this
specification is not implied. Operation beyond the maximum
operating conditions for extended periods may affect product
reliability.
Parameter
Rating
VIN to VSS
–0.7 V to +30 V
Power Supply IOVDD to VSS
–0.3 V to +3.63 V
Power Supply DVDD to VSS
–0.3 V to +1.98 V
Power Supply PLLVDD to VSS
–0.3 V to +1.98 V
Digital Pin Output Voltage Swing
–0.3 V to +3.63 V
1
Input Voltage2, 3
2
I C Input Voltage
–0.3 V to VIOVDD + 0.5 V
–0.33 V to +3.63 V
Input Voltage2, 4
–0.33 V to +2.10 V
2, 5
–0.33 V to +5.5 V
2
A B Bus Terminal Voltage
AP, AN, BP, and BN Pins
–0.5 V to +4.1 V
SENSE, SWP, VSSN Voltage to VSS
+30 V maximum
Storage Temperature Range
–65°C to +150°C
Junction Temperature While Biased
–40°C to +125°C
VIN and SWP Pins
±2.5 kV
THERMAL CHARACTERISTICS
To determine the junction temperature on the application
printed circuit board (PCB), use the following equations:
TJ = TCASE + ΨJT × PD
where:
TJ = junction temperature (°C).
TCASE = case temperature (°C) measured by customer at top center of package.
ΨJT = values in Table 14.
PD = power dissipation.
Values of JA are provided for package comparison and PCB
design considerations. Use JA for a first-order approximation
of TJ by the following equation:
TJ = TA + JA × PD
AP, AN, BP, and BN Pins
±2.5 kV
All Other Pins
±2.5 kV
Values of JC are provided for package comparison and PCB
design considerations when an external heat sink is required.
Values of JB are provided for package comparison and PCB
design considerations.
ESD Rating FICDM
Thermal characteristics of the LFCSP_SS package are shown in
Table 14. See JESD51-13 for detailed parameter definitions.
The junction to board measurement complies with JESD51-8.
The junction to case measurement complies with MIL-STD-883
(Method 1012.1). All measurements use a 2S2P JEDEC test
board.
±1.25 kV
System ESD Rating CON1-A and CON1-B
Terminals6
IEC 61000-4-2, Air Discharge
±15 kV
IEC 61000-4-2, Contact Discharge
±12 kV
Table 14. Thermal Characteristics
Digital Pin Output Current per Pin Group7 15 mA
1
Pins in Group
IRQ/IO0, ADR1/IO1, ADR2/IO2
BCLK, SYNC, DTX0/IO3, DTX1/DRX1/IO4, DRX0/IO5,
DRX1/IO6, IO7
where TA = ambient temperature (°C).
ESD Rating HBM
All Pins
Table 13. Total Current Pin Groups
Group
1
2
Table 12. Absolute Maximum Ratings
Power Supply TRXVDD to VSS
Permanent damage can occur if the digital pin output current
per pin group value is exceeded. For example, if three pins from
Group 2 in Table 13 are sourcing or sinking 2 mA each, the total
current for those pins is 6 mA. Up to 9 mA can be sourced or
sunk by the remaining pins in the group without damaging the
device.
Applies to BCLK, SYNC, DTX0/IO3, DTX1/DRX1/IO4, DRX0/IO5, DRX1/IO6,
IRQ/IO0, ADR1/IO1, ADR2/IO2, PDMCLK/IO7.
2
Only applies when the related power supply (VIOVDD) is within specification. When
the power supply is below specification, the range is the voltage being applied to
that power domain ± 0.2 V.
3
Applies when nominal VIOVDD is 3.3 V.
4
Applies when nominal VIOVDD is 1.8 V.
5
Applies to SCL and SDA.
6
CON1-A and CON1-B are connectors.
7
For more information, see the following description and Table 13.
Parameter
JA
JMA
JMA
JC
JB
JT
JT
JT
Rev. C | Page 20 of 38 | July 2021
Conditions
Airflow = 0 m/s
Airflow = 1 m/s
Airflow = 2 m/s
Airflow = 0 m/s
Airflow = 0 m/s
Airflow = 0 m/s
Airflow = 1 m/s
Airflow = 2 m/s
Typical (°C/W)
31.6
28.8
28.1
4.6
14.7
0.20
0.27
0.30
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
ESD CAUTION
ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge
without detection. Although this product features
patented or proprietary protection circuitry, damage
may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to
avoid performance degradation or loss of functionality.
30
IOVDD = 3.6V @ – 40°C
IOVDD = 3.3V @ 25°C
20
SOURCE CURRENT (mA)
The 32-lead LFCSP_SS package requires thermal trace squares
and thermal vias to an embedded ground plane in the PCB. The
exposed paddle must connect to ground for proper operation to
data sheet specifications. Refer to JEDEC standard JESD51-5 for
more information.
IOVDD = 3.0V @ 125°C
10
VOH
0
– 10
VOL
– 20
– 30
0
1.5
1.0
2.5
2.0
3.5
3.0
4.0
SOURCE VOLTAGE (V)
TEST CIRCUITS AND SWITCHING
CHARACTERISTICS
Figure 21. GPIO, BCLK, and SYNC Drivers (DS0, 3.3 V IOVDD)
Figure 19 shows a line driver voltage measurement circuit of the
differential line driver and receiver AP/AN and BP/BN pins.
0
IOVDD = 1.9V @ – 40°C
SOURCE CURRENT (mA)
AP/BP
VOD
0.5
ȍ
AN/BN
– 0.5
IOVDD = 1.8V @ 25°C
– 1.0
IOVDD = 1.7V @ 125°C
– 1.5
– 2.0
– 2.5
– 3.0
– 3.5
VOL
– 4.0
Figure 19. Differential Line Driver Voltage Measurement
– 4.5
– 5.0
OUTPUT DRIVE CURRENTS
0
0.2
0.4
0.6
0.8
1
1.2
IOVDD = 3.6V @ – 40°C
4
VOH
2
0
SOURCE CURRENT (mA)
SOURCE CURRENT (mA)
IOVDD = 1.7V @ 125°C
IOVDD = 3.0V @ 125°C
–6
–8
– 10
– 12
VOL
– 14
– 2.0
– 16
– 4.0
– 18
VOL
0
– 6.0
0.5
1.0
1.5
2.0
2.5
SOURCE VOLTAGE (V)
– 8.0
0
0.2
0.4
0.6
0.8
1
1.2
1.4
1.6
1.8
2.0
IOVDD = 3.3V @ 25°C
–4
IOVDD = 1.8V @ 25°C
1.8
0
8
6
1.6
Figure 22. I2C Drivers (1.8 V IOVDD)
–2
IOVDD = 1.9V @ – 40°C
1.4
SOURCE VOLTAGE (V)
Figure 20 through Figure 25 show typical current voltage characteristics for the output drivers of the transceiver. The curves
represent the current drive capability of the output drivers as a
function of output voltage. Drive Strength 0 is DS0, and Drive
Strength 1 is DS1.
2.0
SOURCE VOLTAGE (V)
Figure 20. GPIO, BCLK, and SYNC Drivers (DS0, 1.8 V IOVDD)
Rev. C | Page 21 of 38 | July 2021
Figure 23. I2C Drivers (3.3 V IOVDD)
3.0
3.5
4.0
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
Output Enable Time Measurement
15
Output pins are considered enabled when they make a transition from a high impedance state to the point when they start
driving.
IOVDD = 1.9V @ – 40°C
IOVDD = 1.8V @ 25°C
SOURCE CURRENT (mA)
10
IOVDD = 1.7V @ 125°C
VOH
5
0
–5
The output enable time, tENA, is the interval from the point when
a reference signal reaches a high or low voltage level to the point
when the output starts driving, as shown on the right side of
Figure 27. If multiple pins are enabled, the measurement value
is that of the first pin to start driving.
VOL
– 10
– 15
0
0.2
0.4
0.6
0.8
1
1.2
1.4
1.6
1.8
2.0
REFERENCE
SIGNAL
SOURCE VOLTAGE (V)
Figure 24. GPIO, BCLK, and SYNC Drivers (DS1, 1.8 V IOVDD)
tDIS
tENA
60
IOVDD = 3.6V @ – 40°C
IOVDD = 3.3V @ 25°C
SOURCE CURRENT (mA)
40
IOVDD = 3.0V @ 125°C
20
VOH
0
OUTPUT STOPS DRIVING
– 20
OUTPUT STARTS DRIVING
HIGH IMPEDANCE STATE
VOL
Figure 27. Output Enable/Disable
–40
– 60
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
SOURCE VOLTAGE (V)
Figure 25. GPIO, BCLK, and SYNC Drivers (DS1, 3.3 V IOVDD)
TEST CONDITIONS
All timing parameters in this data sheet were measured under
the conditions described in this section. Figure 26 shows the
measurement point for ac measurements (except output
enable/disable). The measurement point, VMEAS, is VIOVDD/2 for
VIOVDD (nominal) = 3.3 V.
INPUT
OR
OUTPUT
VMEAS
VMEAS
Output Disable Time Measurement
Output pins are considered disabled when they stop driving,
enter a high impedance state, and start to decay from the output
high or low voltage. The output disable time, tDIS, is the interval
from when a reference signal reaches a high or low voltage level
to the point when the output stops driving, as shown on the left
side of Figure 27.
Capacitive Loading
Output delays and holds are based on standard capacitive loads
of an average of 6 pF on all pins (see Figure 28). VLOAD is equal
to VIOVDD/2. Figure 29 through Figure 32 show how output rise
time varies with capacitance. The delay and hold specifications
given must be derated by a factor derived from these figures.
The graphs in Figure 29 through Figure 32 cannot be linear outside the ranges shown.
Figure 26. Voltage Reference Levels for AC Measurements
(Except Output Enable/Disable)
Rev. C | Page 22 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
9
TESTER PIN ELECTRONICS
50:
T1
DUT
OUTPUT
45:
70:
ZO = 50:(impedance)
TD = 4.04 r 1.18 ns
50:
0.5pF
4pF
2pF
400:
RISE AND FALL TIMES (ns)
8
VLOAD
7
6
tRISE
5
tFALL
4
3
2
1
DRIVE STRENGTH = 1
NOTES:
THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED
FOR THE OUTPUT TIMING ANALYSIS TO REFLECT THE TRANSMISSION LINE
EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD) IS FOR
LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS.
ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN
SYSTEM REQUIREMENT. IF NECESSARY, THE SYSTEM CAN INCORPORATE
EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES.
0
0
5
10
15
20
25
30
35
40
45
LOAD CAPACITANCE (pF)
Figure 30. GPIO Driver Typical Rise and Fall Times (10% to 90%) vs. Load
Capacitance (VIOVDD = 1.8 V, TJ = 25°C)
10
Figure 28. Equivalent Device Loading for AC Measurements
(Includes All Fixtures)
9
RISE AND FALL TIMES (ns)
8
18
RISE AND FALL TIMES (ns)
16
14
12
tRISE
10
7
6
tRISE
5
tFALL
4
3
2
8
tFALL
1
DRIVE STRENGTH = 0
6
0
10
0
4
20
30
40
50
60
LOAD CAPACITANCE (pF)
2
DRIVE STRENGTH = 0
0
0
5
10
15
20
25
30
35
40
45
Figure 31. GPIO Driver Typical Rise and Fall Times (10% to 90%) vs. Load
Capacitance (VIOVDD = 3.3 V, TJ = 25°C)
LOAD CAPACITANCE (pF)
8
Figure 29. GPIO Driver Typical Rise and Fall Times (10% to 90%) vs. Load
Capacitance (VIOVDD = 1.8 V, TJ = 25°C)
RISE AND FALL TIMES (ns)
7
6
5
tRISE
4
tFALL
3
2
1
DRIVE STRENGTH = 1
0
0
10
20
30
40
50
60
70
80
90
LOAD CAPACITANCE (pF)
Figure 32. GPIO Driver Typical Rise and Fall Times (10% to 90%) vs. Load
Capacitance (VIOVDD = 3.3 V, TJ = 25°C)
Rev. C | Page 23 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
PLLVDD
DVDD
DVDD
SCL
SDA
IRQ/IO0
ADR1/IO1
ADR2/IO2
1
2
3
4
5
6
7
8
All digital inputs and digital outputs are three-stated with inputs
disabled during reset.
VSS
VIN
VOUT2
SENSE
SWP
VSSN
VSS
VOUT1
The 32-lead LFCSP_SS package pin configuration is shown in
Figure 33. The pin function descriptions are shown in Table 15.
32 31 30 29 28 27 26 25
24
23
22
21
20
19
18
EPAD
(PIN 33)
TOP VIEW
17
BCM
BN
BP
BTRXVDD
ATRXVDD
AP
AN
ACM
PDMCLK/IO7
DTX1/IO4
DRX0/IO5
DRX1/IO6
IOVDD
BCLK
SYNC
DTX0/IO3
9 10 11 12 13 14 15 16
PIN 33 IS THE EXPOSED PAD ON THE BOTTOM OF THE PACKAGE. THIS PIN MUST BE CONNECTED TO GND.
Figure 33. 32-Lead LFCSP_SS and LFCSP Package Pin Configuration
Table 15. AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W) Pin Function Descriptions
Pin
No.
1
2, 3
42
Pin Name
PLLVDD
DVDD
SCL
Type
PWR
PWR
D_IO
Alternate
Functions1
None
None
None
Description
Power Supply for PLL. PLLVDD can be supplied by VVOUT1.
Power Supply for Digital Core Logic. DVDD can be supplied by VVOUT1.
Serial Clock for I2C Data Transfers. Digital input in A2B master mode. Digital input (I2C slave) or
output (I2C master) in A2B slave mode. This pin uses open-drain I/O cells and must be pulled up
to VI2C_VBUS through a resistor (consult Version 2.1 of the I2C bus specification for the proper
resistor value). Connect the pin to ground when the I2C interface is not used.
SDA
D_IO
None
I2C Mode Serial Data. This pin is a bidirectional open-drain input/output and must be pulled up
52
to VI2C_VBUS through a resistor (consult Version 2.1 of the I2C bus specification for the proper
resistor value). Connect the pin to ground if the I2C interface is not used.
62
IRQ/IO0
D_IO
None
Interrupt Request Output. In master mode, A2B transceivers create event driven interrupt
requests towards the host controller.
In slave mode, this pin indicates mailbox empty/full status to the slave node processor when
mailbox interrupts are enabled.
When not serving as an interrupt output pin, this pin serves as a general-purpose I/O pin with
interrupt request input capability. The IRQ/IO0 pin must be initialized to become either an input
or an output. This pin is high impedance by default.
2
7
ADR1/IO1
D_IO
CLKOUT1 The ADR1/IO1 and ADR2/IO2 pins set the I2C slave device address during power-on reset; up to
four A2B master transceiver chips connect to the same I2C bus. The ADR1/IO1 pin is high
impedance by default. The ADR1/IO1 pin can then be initialized to become a general-purpose
input/output (GPIO) pin with interrupt request capability.
This pin can be programmed to become a clock output (CLKOUT1). The clock output can be used
as a master clock for connected ADCs and DACs or to synchronize switching voltage regulators.
In this table, the Type is defined as follows: PWR = power/ground, A_IN = analog input, D_OUT = digital output, A_IO = analog input/output,
D_IO = digital input/output, N/A = not applicable.
Rev. C | Page 24 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
Table 15. AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W) Pin Function Descriptions (Continued)
Pin
No. Pin Name
82
ADR2/IO2
Alternate
Functions1 Description
CLKOUT2 The ADR1/IO1 and ADR2/IO2 pins set the I2C slave device address during power-on reset; up to
four A2B master transceiver chips connect to the same I2C bus. The ADR2/IO2 pin is high
impedance by default. The ADR2/IO2 pin can then be initialized to become a general-purpose
input/output (GPIO) pin with interrupt request capability.
This pin can be programmed to become a clock output (CLKOUT2). The clock output can be used
as a master clock for connected ADCs and DACs or to synchronize switching voltage regulators.
9
IOVDD
PWR
None
Power Supply for Digital Input and Output Pins. The digital output pins are supplied from IOVDD,
which also sets the highest input voltage that is allowed on the digital input pins. Two I/O voltage
ranges are supported (see VIOVDD specifications in the Operating Conditions section). The current
draw of these pins is variable and depends on the loads of the digital outputs. IOVDD can be
sourced by either the VOUT1 or VOUT2 pin. However, if the signals do not originate from logic
supplied by the VOUT1 pin or VOUT2 pin, source IOVDD with an external supply.
10
BCLK
D_IO
PDMCLK
Bit Clock. Digital input in master mode. Digital output in slave mode.
When using the PDM interface in slave mode, this pin can operate as the clock output (PDMCLK)
for PDM microphones (the PDMCLK/IO7 pin can also be used).
11
SYNC
D_IO
None
Synchronization Signal. Digital input in master mode. Digital output in slave mode.
For the AD2428W and AD2429W, the SYNC signal frames a multichannel I2S/TDM data stream.
An A2B master node must have a continuous signal because the A2B master transceiver derives
all clocking information for itself and for the A2B bus from this input.
When this pin stops toggling, the A2B bus resets after a delay. For more information, see Table 3.
2
12
DTX0/IO3
D_IO
None
For the AD2428W and ADW2429W, serial I2S/TDM data is driven to the DTX0/IO3 pin in multichannel I2S/TDM format.
This pin serves as the IO3 general-purpose I/O pin when DTX0 function is disabled. The DTX0/IO3
pin is high impedance by default until configured. The pin returns to high impedance when the
chip resets due to a missing synchronization signal or low supply voltage.
For the ADW2420W, AD2426W, and AD2427W, this pin is GPIO only (IO3).
132 DTX1/IO4
D_IO
DRX1
For the AD2428W and AD2429W, serial I2S/TDM data is driven to the DTX1/IO4 pin in multichannel I2S/TDM format.
When configured as the alternate DRX1 location, the DTX1/IO4 pin receives data presented in
multichannel I2S/TDM format. This alternate location can be used when the DRX0/IO5 and
DRX1/IO6 pins are used to receive PDM microphone data.
This pin serves as the IO4 general-purpose I/O pin when DTX1 and DRX1 functions are disabled.
The DTX1/IO4 pin is high impedance by default until configured. The pin returns to high
impedance when the chip resets due to a missing synchronization signal or low supply voltage.
For the AD2420W, AD2426W, and AD2427W, this pin is GPIO only (IO4).
142 DRX0/IO5
D_IO
PDM0
For the AD2428W and AD2429W, serial I2S/TDM data is received on the DRX0/IO5 pin in multichannel I2S/TDM format. This pin is an input for microphone data when enabled as a PDM input
(PDM0). This pin serves as the IO5 GPIO pin when DRX0 and PDM0 functions are disabled. The
DRX0/IO5 pin is high impedance by default until configured. The pin returns to high impedance
when the chip resets due to a missing synchronization signal or low supply voltage.
For the AD2420W, AD2426W, and AD2427W, the DRX0 function is not supported.
In this table, the Type is defined as follows: PWR = power/ground, A_IN = analog input, D_OUT = digital output, A_IO = analog input/output,
D_IO = digital input/output, N/A = not applicable.
Type
D_IO
Rev. C | Page 25 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
Table 15. AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W) Pin Function Descriptions (Continued)
Pin
No. Pin Name
152 DRX1/IO6
Alternate
Functions1 Description
PDM1
For the AD2428W and AD2429W, serial I2S/TDM data is received on the DRX1/IO6 pin in multichannel I2S/TDM format. This pin is an input for microphone data when enabled as a PDM input
(PDM1). This pin serves as the IO6 GPIO pin when DRX1 and PDM1 functions are disabled. The
DRX1/IO6 pin is high impedance by default until configured. The pin returns to high impedance
when the chip resets due to a missing synchronization signal or low supply voltage.
For the AD2420W, AD2426W, and AD2427W, the DRX1 function is not supported.
2
PDMCLK/IO7 D_IO
RRSTRB
PDM Microphone Clock Output.
16
In master mode, the PDM clock output (PDMCLK) is used to clock PDM microphones. This pin
runs at 64× the SYNC frequency regardless of the BCLK rate used by the host.
When using the PDM interface in slave mode, this pin can still operate as the clock output for
PDM microphones (PDMCLK), but BCLK can also be used.
When PDM functions are disabled, this pin serves as the IO7 GPIO pin. The PDMCLK/IO7 pin can
also be used as a strobe to indicate when reduced rate data is updated (RRSTRB). The
PDMCLK/IO7 pin is high impedance by default until configured. The pin returns to high
impedance when the chip resets due to a missing synchronization signal or low supply voltage.
17
ACM
A_IN
None
Common-Mode Input for Bidirectional, Differential A2B Line Transceiver A.
18
AN
A_IO
None
Inverted Pin of Bidirectional, Differential A2B Line Driver and Receiver A. Pin 18 is directed
towards the master. Pin 18 is self biased.
19
AP
A_IO
None
Noninverted Pin of Bidirectional, Differential A2B Line Driver and Receiver A. Pin 19 is directed
towards the master. Pin 19 is self biased.
20
ATRXVDD
PWR
None
Power Supply for A2B Line Driver and Receiver Circuit. Decouple these pins to VSS with one
shared 100 nF capacitor and a shared 10 nF capacitor closest to the pin. The pins can be supplied
by VOUT2. Supply the ATRXVDD pin for a master, last slave, or daisy-chained slave.
21
BTRXVDD
PWR
None
Power Supply for A2B Line Driver and Receiver Circuit. Decouple these pins to VSS with one
shared 100 nF capacitor and a shared 10 nF capacitor closest to the pin. The pins can be supplied
by VOUT2. Supply the BTRXVDD pin for a master, last slave, or daisy-chained slave
22
BP
A_IO
None
For the AD2427W, AD2428W, and AD2429W, this is the noninverted pin of bidirectional, differential A2B line driver and Receiver B, which is directed towards the last slave. This pin is self biased.
23
BN
A_IO
None
For the AD2427W, AD2428W, and AD2429W, this is the inverted pin of bidirectional, differential
A2B line driver and Receiver B, which is directed towards the last slave. This pin is self biased.
24
BCM
A_IN
None
For the AD2427W, AD2428W, and AD2429W, this is the common-mode input for bidirectional,
differential A2B Line Transceiver B.
25
VSS
PWR
None
Power Supply Pin for Return Currents. Connect the VSS pin to a low impedance local VSS ground
plane.
26
VSSN
PWR
None
For the AD2427W, AD2428W, and AD2429W, this is the power supply return current connection
for the next slave device. Connect to the inductor that provides the negative bias for the next
slave device. The AD2427W, AD2428W, and AD2429W connect VSSN to the local VSS potential
to sequence power to the next slave devices in the chain. VSSN automatically disconnects under
critical fault conditions.
27
SWP
D_OUT None
For the AD2427W, AD2428W, and AD2429W, this is the active low open-drain output to drive
the gate of a PMOS switch. The switch is open (SWP pin is high) by default. The switch can be
closed (SWP pin goes low) to sequence power to the next slave devices in the chain. The switch
automatically opens (SWP goes high) under critical fault conditions.
28
SENSE
A_IN
None
Analog input to sense the power supplied to the next slave device. For the AD2420W, AD2426W,
or a last in line AD2427W/AD2428W/AD2429W, connect this pin to local ground through a 33 kΩ
pull-down resistor.
In this table, the Type is defined as follows: PWR = power/ground, A_IN = analog input, D_OUT = digital output, A_IO = analog input/output,
D_IO = digital input/output, N/A = not applicable.
Type
D_IO
Rev. C | Page 26 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
Table 15. AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W) Pin Function Descriptions (Continued)
Pin
No. Pin Name
29
VOUT2
Alternate
Functions1 Description
None
Second Output of the On-Chip low Dropout Voltage Regulator. The voltage output on this pin
provides a regulated supply to the TRXVDD supply pins. External devices also can be powered
by this supply if the current consumption is within the specification. Decouple VOUT2 to VSS
with a 4.7 μF capacitor.
30
VIN
PWR
None
Power supply pin that accepts a wide input voltage range (see the VVIN specification in the
Operating Conditions section) for an on-chip low dropout voltage regulator.
31
VSS
PWR
None
Power Supply Pin for Return Currents. Connect the VSS pin to a low impedance local VSS ground
plane.
32
VOUT1
PWR
None
First Output of the On-Chip Low Dropout Voltage Regulator. The voltage output on this pin
provides a regulated supply to the DVDD and PLLVDD power supply pins. External devices can
be powered by this supply if the current consumption is within the specification. Decouple
VOUT1 to VSS with a 4.7 μF capacitor.
33
EPAD
PWR
None
Power Supply Pin for Return Currents. See other VSS pin description in this table. This pin is the
exposed pad on the bottom of the package and must be connected to GND.
In this table, the Type is defined as follows: PWR = power/ground, A_IN = analog input, D_OUT = digital output, A_IO = analog input/output,
D_IO = digital input/output, N/A = not applicable.
1
2
Type
PWR
See the AD2420(W)/6(W)/7(W)/8(W)/9(W) Automotive Audio Bus A2B Transceiver Technical Reference for more information about configuring pins for alternate functions.
If the listed functions for this pin are not required, do not connect this pin.
Rev. C | Page 27 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
POWER ANALYSIS
This section provides information on power consumption of the
A2B system. The intent of power dissipation calculations is to
assist board designers in estimating power requirements for
power supply and thermal relief designs.
Constant Current
Power dissipation on an A2B node depends on various factors,
such as the required external peripheral supply current and bus
activity. An A2B system can be comprised of a mix of bus powered slaves and local powered slaves. A bus powered slave
derives power from the A2B bus wires. A local powered slave
derives power from separate power wires. Power estimation for
a bus powered system is more complex when compared to a
local powered system. For power analysis, A2B systems with
both local and bus powered slaves must be divided into segments of nodes that draw from the same power supply.
PLL Supply Current
All currents that are not influenced directly by A2B bus activity
on other nodes fall under the category of constant current.
The PLL supply current is specified as IPLLVDD, which is the static
current in an active transceiver.
VIN Quiescent Current
The VIN quiescent current is specified as the static current
IVINQ. It is independent of the load and does not include any
power drawn from the voltage regulator output pins.
IOVDD Current
The on-chip I2S/TDM/PDM I/O current IIOVDD is based on
dynamic switching currents on the BCLK, SYNC, DTX0, DTX1,
DRX0, and DRX1 pins.
CURRENT FLOW
Figure 34 describe key parameters and equations to calculate
power dissipation on the transceiver. The current flow on an
A2B node incorporates the described current paths.
The dynamic current, due to switching activity on an output
pin, is calculated using the following equation:
• Constant current
Output Dynamic Current = (CPDout + CL) × VIOVDD × f
• IPLLVDD — PLL supply current
where:
CPDout = dynamic, transient power dissipation capacitance internal to the transceiver output pins.
CL = total load capacitance that an output pin sees outside the
transceiver.
VIOVDD = voltage on a digital pin.
f = frequency of switching on the pin.
• IVINQ — VIN quiescent current
• I2C I/O current
• IIOVDD — I2S/TDM/PDM I/O current
• IVEXT1 or IVEXT2 — peripheral supply currents
• IDVDD — digital logic supply current
The dynamic current, due to switching activity on an input pin,
is calculated using the following equation:
• ITRXVDD — A2B bus TX/RX current
• LVDS transceiver supply currents of A and B transceivers — transmit LVDS TX and receive LVDS RX
Input Dynamic Current = CPDin × VIOVDD × f
where:
CPDin = dynamic, transient power-dissipation capacitance internal to the input pins of the transceiver.
IIOVDD = the sum of input and output dynamic currents of all
pins internally supplied by the IOVDD pin.
f = frequency of switching on the pin.
I2C activity and the resulting I/O current is considered negligible when compared to other currents. Therefore, the on-chip
I2C I/O current is not considered when calculating the current
consumption.
Peripheral
Device(s)
IVEXT2
IVEXT1
IIOVDD
IVIN
IDVDD
IPLLVDD
I VEXT2 + I VEXT1
IOVDD
DVDD
IVOUT1
PLLVDD
VOUT1
IATRXVDD
IVOUT2
1.9V
VIN
VOUT2
ATRXVDD BTRXVDD
VREG1/2
IVINQ
A2B TRANSCEIVER
IBTRXVDD
3.3V
VSS
Figure 34. Current Flow Model
Rev. C | Page 28 of 38 | July 2021
IVSSN
VSSN
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
Peripheral Supply Current
Peripheral components that are external to the transceiver also
can be supplied through the voltage regulator outputs of VVOUT1
and VVOUT2. VVOUT1 can supply the current specified as IVEXT1 to
external devices. VVOUT2 can supply the current specified as
IVEXT2 to external devices.
When bus powered, peripheral supply current draw has a direct
impact on other nodes in the system. It is important to stay
within the thermal package limits and not exceed the specification limits of IVSSN and VVIN in any of the A2B bus nodes.
Digital Logic Supply Current
• The number of upstream data bits transmitted in a node =
number of upstream transmitted slots × (bits per slot +
parity bit) where the parity bit = 1. The number of
upstream transmitted slots is the sum of received upstream
slots and locally contributed slots.
• A side upstream transmitter activity level of a node.
(SRF bits + number of transmitted upstream data bits) ÷
1024.
LVDS Transmitter and Receiver Idle Current
The idle current, ITRXVDD_IDLE, depends on ITXVDD and IRXVDD at
0% activity level and A2B bus idle time.
The digital logic supply current IDVDD is a combination of static
current consumption and digital TX/RX current.
• B transceiver idle current. B Transceiver IBTRXVDD_IDLE
LVDS current results from B transceiver idle time.
A2B Bus TX/RX Current
• A transceiver idle current. A Transceiver IATRXVDD_IDLE
LVDS current results from A transceiver idle time.
The level of A2B bus activity directly influences current consumption on both the LVDS transceivers related to A2B
transmitter and receiver processing.
LVDS Transmitter and Receiver Supply Currents
The current ITRXVDD depends on ITXVDD and IRXVDD at 100% activity level and A2B bus activity:
• Downstream LVDS transceiver current
• B transceiver IBTXVDD LVDS TX current results from
downstream TX activity level of the current node.
• A transceiver IARXVDD LVDS RX current results from
downstream activity level of the previous node.
• Upstream LVDS transceiver current
• A transceiver IATXVDD LVDS TX current results from
A side upstream activity level of the current node.
• B transceiver IBRXVDD LVDS RX current results from
upstream activity level of the next in line node.
Downstream/Upstream Activity Level
The activity level for downstream data of TRX B is determined
by the following:
• B transceiver idle time. B transceiver idle time is the time
when both the TX and RX of the B transceiver are idle.
The idle time of the B transceiver is derived by eliminating
the following activity levels from the B transceiver frame
cycle:
• B transceiver downstream activity level of the current
node.
• A transceiver upstream activity level of the next in line
node.
• A transceiver idle time is the time when both the TX and
RX of the A transceiver are idle.
The idle time of the A transceiver is derived by eliminating
the following activity from the A transceiver frame cycle:
• A transceiver upstream activity level of the current
node.
• B transceiver downstream activity level of previous
node.
The sum of the LVDS transceiver currents is
ITRXVDD = IBRXVDD + IBTXVDD + IARXVDD + IATXVDD +
IBTRXVDD_IDLE + IATRXVDD_IDLE
• Header bits for downstream. A2B systems use 64 downstream header bits referred to as a synchronization control
frame (SCF).
VREG1 AND VREG2 OUTPUT CURRENTS
• The number of downstream data bits transmitted in
a node = the number of downstream transmitted slots ×
(bits per slot + parity bit) where the parity bit = 1. The
number of downstream transmitted slots does not include
the locally consumed slots.
IVOUT2 is the current from VVOUT2 which is the sum of the LVDS
transmitter and receiver supply currents, peripheral supply currents, and I/O current.
• B side downstream transmitter activity level of a node.
(SCF bits + number of downstream transmitted data bits) ÷
1024.
The activity level for upstream data of TRX A is determined by
the following:
• Header bits for upstream. (SRF bits + total number of
received downstream data bits) ÷ 1024.
Voltage regulator output currents are governed by the following
equations:
IVOUT2 = ITRXVDD + IIOVDD+ IVEXT2
IVOUT1 is the current from the VOUT1 pin which is the sum of PLL
supply current, IPLLVDD, digital logic supply current IDVDD,
peripheral supply current, IVEXT1, and I2S/TDM/PDM I/O current IIOVDD.
IVOUT1 = IPLLVDD + IVEXT1 + IDVDD + IIOVDD
IIOVDD in a slave node can be sourced by either IVOUT1 or IVOUT2
but not both, depending on whether IIOVDD is supplied from
VVOUT1 or VVOUT2.
Rev. C | Page 29 of 38 | July 2021
AD2420(W)/AD2426(W)/AD2427(W)/AD2428(W)/AD2429(W)
CURRENT AT VIN (IVIN)
IVEXT2 = peripheral supply current from VVOUT2.
VVOUT1 = output voltage from VREG1.
VVOUT2 = output voltage from VREG2.
The current at the VIN pin (IVIN) of the transceiver is the sum of
currents IVOUT1 and IVOUT2 and the quiescent current, shown in
Figure 34 and in the following equation:
RESISTANCE BETWEEN NODES
IVIN = IVOUT1 + IVOUT2 + IVINQ
Figure 35 shows the dc model of a system with a combination of
local and bus powered A2B slaves.
The A side node current is the line bias current from an earlier
node. In a bus powered node, it is also the power supply current
and a portion of this current supplies the next in line nodes.
A voltage drop of the dc bias is observed between the A2B nodes,
due to resistance and current consumption. Table 16 lists the
causes of the dc resistance between nodes (RBETWEEN) with example resistance values.
IA = IVIN + IB + IVREGPERI
where:
IB = B side current to the next node (= IVSSN return current and
IA of the next in line node).
IVREGPERI = peripheral current supplied from IA by extra voltage
regulator, external to the transceiver (not illustrated in Figure 35
and Figure 36).
Both bias supply and return currents are subject to resistance.
Therefore, some resistance values must be doubled (for example, wire length resistance).
Table 16. Breakdown/Budget of Typical DC Resistance
Between Nodes
POWER DISSIPATION
Resistance
Inductor DC Resistance
Short Circuit Protection Resistor
Positive Bias PMOS Switch
On-Resistance
Negative Bias Switch
On-Resistance RVSSN
Resistance of Connections
Total RSUM
Wire Length Resistance of Cable
The power dissipation of the transceiver is calculated using the
following equation:
Power =
IVIN × VVIN + (IVSSN)2 × RVSSN – IVEXT1 × VVOUT1 – IVEXT2 × VVOUT2
where:
IVIN = current at VIN pin.
VVIN = voltage at VIN pin.
IVSSN = B side current IB to the next node and return current
from the next node. The next node is the node connected to the
B terminal of the current node. See Figure 35.
RVSSN = internal VSSN on resistance (see Table 16).
IVEXT1 = peripheral supply current from VVOUT1.
1
Connections
Cable
FB
1
1.2
Ω
0.04
2.39
0.242
Ω
Ω
Ω/m
0.01 4
N/A1 N/A1
0.121 2
Connections
IB
VNODE0
FB
PMOS
Cable
FB
FB
VNODEn