288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Advantech
AQD-D4U16E21-SE
Datasheet
Rev. 1.0
2015-09-11
1
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Description
Pin Identification
DDR4 ECC U-DIMMs are high-speed and low power
Symbol
A0–A16
BA0, BA1
BG0, BG1
RAS_n
CAS_n
WE_n
CS0_n, CS1_n
CKE0, CKE1
memory modules that use 1Gx8bits DDR4 SDRAM in
FBGA package and a 4K-bit serial EEPROM on a 288-pin
printed circuit board. DDR4 ECC U-DIMMs are dual
In-Line memory modules and are intended for mounting
into 288-pin edge connector sockets.
The synchronous design allows precise cycle control with
the use of system clock. Data I/O transactions are
ODT0, ODT1
possible on both edges of DQS. The large range of
ACT_n
DQ0–DQ63
CB0–CB7
operation frequencies and programmable latencies allow
the same device to be useful for a variety of high
bandwidth
and
high
performance memory system
DM_n/DBI_n/
applications.
DQS0_t–DQS8_t
Features
RoHS compliant
JEDEC standard 1.2V ± 0.06V power supply
VDDQ=1.2V ± 0.06V
Clock Freq: 1067MHZ for 2133Mb/s/Pin.
Programmable CAS Latency: 10,11,12,13,14,15,16
Programmable Additive Latency (Posted /CAS):
DQS0_c–DQS8_c
CK0_t, CK1_t
CK0_c, CK1_c
PARITY
VDD
0,CL-2 or CL-1 clock
VREFCA
Programmable /CAS Write Latency (CWL)
VSS
= 11, 14(DDR4-2133)
VDDSPD
8 bit pre-fetch
Burst Length: 8, 4 with tCCD = 4 which does not allow
SCL
seamless read or write
SDA
Bi-directional Differential Data-Strobe
On Die Termination with ODT pin
SA0–SA2
Serial presence detect with EEPROM
On DIMM Thermal Sensor
Asynchronous reset
ALERT_n
VPP
RESET_n
EVENT_n
VTT
RFU
NC
2
Function
SDRAM address bus
SDRAM bank select
SDRAM bank group select
SDRAM row address strobe
SDRAM column address strobe
SDRAM write enable
DIMM Rank Select Lines
SDRAM clock enable lines
SDRAM on-die termination control
lines
SDRAM activate
DIMM memory data bus
DIMM ECC check bits
Input data mask and data bus
inversion
SDRAM data strobes
(positive line of differential pair)
SDRAM data strobes
(negative line of differential pair)
SDRAM clocks
(positive line of differential pair)
SDRAM clocks
(negative line of differential pair)
SDRAM parity input
SDRAM I/O and core power supply
SDRAM command/address
reference supply
Power supply return (ground)
Serial SPD EEPROM positive
power supply
2
I C serial bus clock for EEPROM
2
I C serial bus data line for
EEPROM
2
I C slave address select for
EEPROM
SDRAM ALERT_n
SDRAM Supply
Set DRAMs to a Known State
SPD signals a thermal event has
occurred
SDRAM I/O termination supply
Reserved for future use
No Connection
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Dimensions (Unit: millimeter)
Note:
1. Tolerances on all dimensions +/-0.15mm unless otherwise specified.
3
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Pin Assignments
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
Pin
No
Pin
Name
01
NC
37
VSS
73
VDD
109
145
NC
181
DQ29
217
VDD
253
DQ41
02
VSS
38
DQ24
74
CK0_t
110
146
VREFCA
182
VSS
218
CK1_t
254
VSS
03
DQ4
39
75
CK0_c
111
147
VSS
183
DQ25
219
CK1_c
255
DQS5_c
04
VSS
40
76
VDD
112
VSS
148
DQ5
184
VSS
220
VDD
256
DQS5_t
05
06
41
42
77
78
VTT
EVENT_n
113
114
DQ46
VSS
149
150
VSS
DQ1
185
186
DQS3_c
DQS3_t
221
222
VTT
PARITY
257
258
VSS
DQ47
43
DQ30
79
A0
115
DQ42
151
VSS
187
VSS
223
VDD
259
VSS
08
09
10
11
12
DQ0
VSS
DM0_n/
DBI0_n,
NC
NC
VSS
DQ6
VSS
DQ2
VSS
DM3_n/
DBI3_n,
NC
NC
VSS
VSS
DM5_n/
DBI5_n,
NC
NC
44
45
46
47
48
VSS
DQ26
VSS
CB4/ NC
VSS
80
81
82
83
84
VDD
BA0
RAS_n/A16
VDD
CS0_n
116
117
118
119
120
152
153
154
155
156
DQS0_c
DQS0_t
VSS
DQ7
VSS
188
189
190
191
192
DQ31
VSS
DQ27
VSS
CB5, NC
224
225
226
227
228
BA1
A10/AP
VDD
RFU
WE_n/A14
260
261
262
263
264
DQ43
VSS
DQ53
VSS
DQ49
13
VSS
49
CB0/ NC
85
VDD
121
157
DQ3
193
VSS
229
VDD
265
VSS
14
DQ12
50
86
158
VSS
194
CB1, NC
230
NC
266
DQS6_c
15
VSS
51
16
17
52
53
19
20
21
22
23
DQ8
VSS
DMI_n/
DBI1_n,
NC
NC
VSS
DQ14
VSS
DQ10
55
56
57
58
59
VSS
DM8_n/
DBI8_n,
NC
NC
VSS
CB6/
DBI8_n,
NC
VSS
CB2/ NC
VSS
RESET_n
VDD
VSS
DQ52
VSS
DQ48
VSS
DM6_n/
DBI6_n,
NC
NC
24
VSS
60
25
26
DQ20
VSS
27
28
07
18
29
CAS_n/A15 122
87
ODT0
123
VSS
159
DQ13
195
VSS
231
VDD
267
DQS6_t
88
89
VDD
CS1_n
124
125
DQ54
VSS
160
161
VSS
DQ9
196
197
DQS8_c
DQS8_t
232
233
A13
VDD
268
269
VSS
DQS5
90
VDD
126
DQ50
162
VSS
198
VSS
234
NC
270
VSS
91
92
93
94
95
ODT1
VDD
NC
VSS
DQ36
127
128
129
130
131
163
164
165
166
167
DQS1_c
DQS1_t
VSS
DQ15
VSS
199
200
201
202
203
CB7, NC
VSS
CB3, NC
VSS
CKE1
235
236
237
238
239
NC
VDD
NC
SA2
VSS
271
272
273
274
275
DQ51
VSS
DQ61
VSS
DQ57
CKE0
96
VSS
132
168
DQ11
204
VDD
240
DQ37
276
VSS
61
62
VDD
ACT_n
97
98
133
134
169
170
VSS
DQ21
205
206
RFU
VDD
241
242
VSS
DQ33
277
278
DQS7_c
DQS7_t
DQ16
63
BG0
99
135
DQ62
171
VSS
207
BG1
243
VSS
279
VSS
VSS
DM2_n/
DBI2_n,
NC
NC
VSS
DQ22
VSS
DQ18
VSS
DQ28
64
VDD
100
DQ32
VSS
DM4_n/
DBI4_n,
NC
NC
VSS
DQ60
VSS
DQ56
VSS
DM7_n/
DBI7_n,
NC
NC
VSS
136
VSS
172
DQ17
208
ALERT_n
244
DQS4_c
280
DQ63
65
A12/BC_n
101
VSS
137
DQ58
173
VSS
209
VDD
245
DQS4_t
281
VSS
282
283
284
285
286
287
288
DQ59
VSS
VDDSPD
SDA
VPP
VPP
VPP
54
30
66
A9
102
DQ38
138
VSS
174
DQS2_c 210
A11
246
VSS
31
67
VDD
103
VSS
139
SA0
175
DQS2_t 211
A7
247
DQ39
32
68
A8
104
DQ34
140
SA1
176
VSS
212
VDD
248
VSS
33
69
A6
105
VSS
141
SCL
177
DQ23
213
A5
249
DQ35
34
70
VDD
106
DQ44
142
VPP
178
VSS
214
A4
250
VSS
35
71
A3
107
VSS
143
VPP
179
DQ19
215
VDD
251
DQ45
36
72
A1
108
DQ40
144
RFU
180
VSS
216
A2
252
VSS
Note:
1. VPP is 2.5V DC.
2. Pin 230 is defined as NC for UDIMMs, RDIMMs and LRDIMMs. Pin 230 is defined as SAVE_n for NVDIMMs.
3. Pins 1 and 145 are defined as NC for UDIMMs, RDIMMs and LRDIMMs. Pins 1 and 145 are defined as 12V for Hybrid /NVDIMM
4. The 5th VPP is required on all modules and DIMMs.
4
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Block Diagram
16GB, 2Gx72 Module(2 Rank x8)
This technical information is based on industry standard data and tests believed to be reliable. However, Transcend makes no warranties, either
expressed or implied, as to its accuracy and assume no liability in connection with the use of this product. Transcend reserves the right to make changes
in specifications at any time without prior notice.
5
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Operating Temperature Condition
Parameter
Symbol
Rating
Unit
Note
Operating Temperature
TOPER
0 to 85
C
1,2
Note: Operating Temperature is the ambient temperature.
At 0 - 85C, operation temperature range is the temperature which all DRAM specification will be supported.
Absolute Maximum DC Ratings
Parameter
Symbol
Value
Unit
Note
Voltage on VDD relative to Vss
VDD
-0.3 ~ 1.5
V
1
Voltage on VDDQ pin relative to Vss
VDDQ
-0.3 ~ 1.5
V
1
Voltage on VPP pin relative to Vss
VPP
-0.3 ~ 3.0
V
3
Voltage on any pin relative to Vss
VIN, VOUT
-0.3 ~ 1.5
V
1
Storage temperature
TSTG
-55~+100
C
1,2
Note: Stress greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at these or any other conditions
above those indicated in the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
Storage Temperature is the ambient temperature.
VPP must be equal or greater than VDD/VDDQ at all times.
AC & DC Operating Conditions
Recommended DC operating conditions (SSTL –1.5)
Rating
Parameter
Symbol
Min
Typ.
Unit
Note
s
V
V
V
1, 2
1, 2
3
Max
Supply voltage
VDD
1.14
1.2
1.26
Supply voltage for Output
VDDQ
1.14
1.2
1.26
Wordline supply voltage
VPP
2.375
2.5
2.75
Note: Under all conditions VDDQ must be less than or equal to VDD.
VDDQ tracks with VDD, AC parameters are measured with VDD and VDDQ tied together.
DC bandwidth is limited to 20MHz
Single-ended AC & DC input levels for Command and Address
DDR4-1600/1866/2133
Parameter
Symbol
Unit Note
Min
Max
I/O Reference Voltage (CMD/ADD)
VREFCA(DC)
0.49*VDD
0.51*VDD
V
1,2
DC Input Logic High
VIH.CA(DC)
VREFCA+0.075
VDD
V
DC Input Logic Low
VIL.CA(DC)
VSS
VREFCA-0.075
V
AC Input Logic High
VIH.CA(AC)
VREF+0.1
Note 1
V
AC Input Logic Low
VIL.CA(AC)
Note 1
VREF-0.1
V
Note: The AC peak noise on VREFCA may not allow VREFCA to deviate from VREFCA(DC) by more than ± 1% VDD
(for reference: approx. ± 12mV)
For reference: approx. VDD/2 ± 12mV
6
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Differential AC and DC Input Levels
DDR4-1600/1866/2133
Parameter
Symbol
Unit Note
Min
Max
differential input high DC
VIHdiff(DC)
+0.150
NOTE 3
V
1
differential input low DC
VILdiff(DC)
NOTE 3
-0.150
V
1
differential input high AC
VIHdiff(AC)
2 x (VIH(AC) - VREF)
NOTE 3
V
2
differential input low AC
VILdiff(AC)
NOTE 3
2 x (VIL(AC) -VREF) V
2
Note: Used to define a differential signal slew-rate.
For CK_t - CK_c use VIH.CA/VIL.CA(AC) of ADD/CMD and VREFCA;
These values are not defined; however, the differential signals CK_t - CK_c, need to be within the respective
limits (VIH.CA(DC) max, VIL.CA(DC)min) for single-ended signals as well as the limitations for overshoot
and undershoot.
Single-ended AC & DC output levels
Parameter
Symbol
DDR4-1600/1866/2133
Unit Note
DC output high measurement level
VOH(DC)
1.1 x VDDQ
V
DC output mid measurement level
VOM(DC)
0.8 x VDDQ
V
DC output low measurement level
VOL(DC)
0.5 x VDDQ
V
AC output high measurement level
VOH(AC)
(0.7 + 0.15) x VDDQ
V
1
AC output low measurement level
VOL(AC)
(0.7 - 0.15) x VDDQ
V
1
Note: The swing of ± 0.15 × VDDQ is based on approximately 50% of the static single-ended output peak-to-peak
swing with a driver impedance of RZQ/7Ω and an effective test load of 50Ω to VTT = VDDQ.
Differential AC & DC output levels
Parameter
Symbol
DDR4-1600/1866/2133
Unit Note
AC differential output high
VOHdiff(AC)
+0.3 x VDDQ
V
1
measurement level
AC differential output low
VOLdiff(AC)
-0.3 x VDDQ
V
1
measurement level
Note: The swing of ± 0.3 × VDDQ is based on approximately 50% of the static differential output peak-to-peak swing
with a driver impedance of RZQ/7Ω and an effective test load of 50Ω to VTT = VDDQ at each of the
differential outputs.
Temperature Sensor With SPD EEPROM Operating Conditions
Parameter/Condition
Symbol
Supply voltage
Input low voltage: logic 0; all inputs
Input high voltage: logic 1; all inputs
Output low voltage: 3mA sink current VDDSPD > 2V
Input leakage current: (SCL, SDA) VIN = VDDSPD or VSSSPD
Output leakage current: VOUT = VDDSPD or VSSSPD, SDA in High-Z
7
VDDSPD
VIL
VIH
VOL
ILI
ILO
Min
Nom
Max
Units
VDDSPD x 0.3
VDDSPD + 0.5
0.4
+/- 5
+/- 5
V
V
V
V
uA
uA
2.5
-0.5
VDDSPD x 0.7
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
IDD Specification parameters Definition
(IDD values are for full operating range of Voltage and Temperature)
16GB, 2Gx72 Module (2 Rank x8)
Parameter
Symbol
DDR4 2133 CL15
IDD Max.
IPP Max.
Unit
Operating One bank Active-Precharge current; tCK = tCK(IDD), tRC =
IDD0 /
IPP0
513
63
mA
IDD1 /
IPP1
648
63
mA
IDD2P /
IPP2P
288
54
mA
IDD2Q /
IPP2Q
378
54
mA
/CS is HIGH; Other control and address bus inputs are SWITCHING; Data bus
inputs are SWITCHING
IDD2N /
IPP2N
396
54
mA
Active power - down current; All banks open; tCK = tCK(IDD); CKE is
IDD3P /
IPP3P
378
54
mA
IDD3N /
IPP3N
522
54
mA
IDD4R /
IPP4R
1125
54
mA
IDD4W /
IPP4W
954
54
mA
IDD5B /
IPP5B
2169
189
mA
IDD6N /
IPP6N
414
72
mA
IDD7 /
IPP7
1728
99
mA
tRC(IDD), tRAS = tRASmin(IDD); CKE is HIGH, /CS is HIGH between valid
commands;Address bus inputs are SWITCHING; Data bus inputs are
SWITCHING
Operating One bank Active-read-Precharge current; IOUT = 0mA; BL
= 8, CL = CL(IDD), AL = 0; tCK = tCK(IDD), tRC = tRC (IDD), tRAS =
tRASmin(IDD), tRCD = tRCD(IDD); CKE is HIGH, /CS is HIGH between valid
commands; Address bus inputs are SWITCHING; Data pattern is same as
IDD4W
Precharge power-down current; All banks idle; tCK = tCK(IDD); CKE is
LOW; Other control and address bus inputs are STABLE; Data bus inputs are
FLOATING
Precharge quiet standby current; All banks idle; tCK = tCK(IDD); CKE is
HIGH, /CS is HIGH; Other control and address bus inputs are STABLE; Data
bus inputs are FLOATING
Precharge standby current; All banks idle; tCK = tCK(IDD); CKE is HIGH,
LOW; Other control and address bus inputs are STABLE; Data bus inputs are
FLOATING
Active standby current; All banks open; tCK = tCK(IDD), tRAS =
tRASmax(IDD), tRP = tRP(IDD); CKE is HIGH, /CS is HIGH between valid
commands; Other control and address bus inputs are SWITCHING; Data bus
inputs are SWITCHING
Operating burst read current; All banks open, Continuous burst reads,
IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; tCK = tCK(IDD), tRAS =
tRASmax(IDD), tRP = tRP(IDD); CKE is HIGH, /CS is HIGH between valid
commands; Address bus inputs are SWITCHING; Data pattern is same as
IDD4W
Operating burst write current; All banks open, Continuous burst writes; BL
= 8, CL = CL(IDD), AL = 0; tCK = tCK(IDD), tRAS = tRASmax(IDD), tRP =
tRP(IDD); CKE is HIGH, /CS is HIGH between valid commands; Address bus
inputs are SWITCHING; Data bus inputs are SWITCHING IDD4R
Burst refresh current; tCK = tCK(IDD); Refresh command at every
tRFC(IDD) interval; CKE is HIGH, /CS is HIGH between valid commands; Other
control and address bus inputs are SWITCHING; Data bus inputs are
SWITCHING
Self refresh current; CK and /CK at 0V; CKE ≒ 0.2V; Other control and
address bus inputs are FLOATING; Data bus inputs are FLOATING
Operating bank interleave read current; All bank interleaving reads,
IOUT = 0mA; BL = 8, CL = CL(IDD), AL = tRCD(IDD)-1*tCK(IDD); tCK =
tCK(IDD), Trc = tRC(IDD), tRRD = tRRD(IDD), tRCD = 1*tCK(IDD); CKE is
HIGH, CS is HIGH between valid commands;Address bus inputs are STABLE
during DESELECTs; Data pattern is same as IDD4R;
Note:
Module IDD was calculated on the specific brand DRAM(2Xnm) component IDD and can be differently
measured according to DQ loading capacitor.
8
288Pin DDR4 2133 ECC UDIMM
16GB Based on 1Gx8
AQD-D4U16E21-SE
Timing Parameters & Specifications
Speed
Parameter
Symbol
Average Clock Period
tCK
CK high-level width
tCH
CK low-level width
tCL
DQS_t,DQS_c to DQ skew, per group, per
tDQSQ(total)
access
DQS_t,DQS_c to DQ Skew deterministic, per
tDQSQ(dj)
group, per access
DDR4 2133
Unit
Min
0.938
0.48
0.48
Max