Data Sheet, Revision 1 May 5, 2004
LCK4993/LCK4994 Low-Voltage PLL Clock Drivers
1 Features
s
2 Description
The LCK4993 and LCK4994 low-voltage PLL clock drivers offer user-selectable control over system clock functions. The multiple-output clock drivers provide the system integrator with functions necessary to optimize the timing of high-performance computer and communication systems. Each of the eighteen configurable outputs drive terminated transmission lines with impedances as low as 50 Ω while delivering minimal and specified output skews at LVTTL levels. The outputs are arranged in five banks. Banks 1—4 allow a divide function of 1 to 12, while simultaneously allowing phase adjustments in 625 ps—1300 ps increments up to 10.4 ns. One of the output banks also includes an independent clock invert function. The feedback bank consists of two outputs that allow divide-by functionality from 1 to 12 and limited phase adjustments. Any one of these eighteen outputs can be connected to the feedback input or drive other inputs. Selectable reference input is a fault tolerance feature that allows smooth change over to the secondary clock source when the primary clock source is not in operation. The reference inputs and feedback inputs are configurable to accommodate both LVTTL or differential (LVPECL) inputs. The completely integrated PLL reduces jitter and simplifies board layout.
12 MHz—100 MHz (LCK4993), or 24 MHz—200 MHz (LCK4994) output operation Matched pair output skew
很抱歉,暂时无法提供与“LCK4994YH-DT”相匹配的价格&库存,您可以联系我们找货
免费人工找货