Data Sheet 26182.124D*
6810
DABiC-IV, 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVER
A6810xA
The A6810– devices combine 10-bit CMOS shift registers, accompanying data latches and control circuitry with bipolar sourcing outputs and pnp active pull downs. Designed primarily to drive vacuumfluorescent displays, the 60 V and -40 mA output ratings also allow these devices to be used in many other peripheral power driver applications. The A6810– feature an increased data input rate (compared with the older UCN/UCQ5810-F) and a controlled output slew rate. The CMOS shift register and latches allow direct interfacing with microprocessor-based systems. With a 3.3 V or 5 V logic supply, serial-data input rates of at least 10 MHz . A CMOS serial data output permits cascade connections in applications requiring additional drive lines. Similar devices are available as the A6812– (20 bits) and A6818– (32 bits). The A6810– output source drivers are npn Darlingtons, capable of sourcing up to 40 mA. The controlled output slew rate reduces electromagnetic noise, which is an important consideration in systems that include telecommunications and/or microprocessors and to meet government emissions regulations. For inter-digit blanking, all output drivers can be disabled and all sink drivers turned on with a BLANKING input high. The pnp active pull-downs will sink at least 2.5 mA. The A6810– are available in two temperature ranges for optimum performance in commercial (suffix S-) or industrial (suffix E-) applications. They are provided in two package styles for through-hole DIP (suffix -A) or minimum-area surface-mount SOIC (suffix -LW). Copper lead frames, low logic-power dissipation, and low outputsaturation voltages allow all devices to source 25 mA from all outputs continuously over the maximum operating temperature range.
OUT 8 OUT 7 OUT 6 CLOCK GROUND LOGIC SUPPLY STROBE OUT 5 OUT 4
1 2 3 LATCHES 4 5 6 7 8 9 VDD ST CLK REGISTER REGISTER LATCHES
18 17 16 VBB 15 14 BLNK 13 12 11 10
OUT 9 OUT 10 SERIAL DATA OUT LOAD SUPPLY SERIAL DATA IN BLANKING OUT 1 OUT 2 OUT 3
Dwg. PP-029
ABSOLUTE MAXIMUM RATINGS at TA = 25°C
Logic Supply Voltage, VDD ................... 7.0 V Driver Supply Voltage, VBB ................... 60 V Continuous Output Current Range, IOUT ......................... -40 mA to +15 mA Input Voltage Range, VIN ....................... -0.3 V to VDD + 0.3 V Package Power Dissipation, PD ........................................ See Graph Operating Temperature Range, TA (Suffix ‘E–’) .................. -40°C to +85°C (Suffix ‘S–’) .................. -20°C to +85°C Storage Temperature Range, TS ............................... -55°C to +125°C
FEATURES
s Controlled Output Slew Rate s High-Speed Data Storage s 60 V Minimum s Improved Replacements Output Breakdown for TL4810–, UCN5810–, s High Data Input Rate and UCQ5810– s PNP Active Pull-Downs s Low Output-Saturation Voltages s Low-Power CMOS Logic and Latches
Caution: These CMOS devices have input static protection (Class 2) but are still susceptible to damage if exposed to extremely high static electrical charges.
Complete part number includes a suffix to identify operating temperature range (E- or S-) and package type (-A or -LW). Always order by complete part number, e.g., A6810SLW .
6810 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVER
TYPICAL OUTPUT DRIVER
V BB
TYPICAL INPUT CIRCUIT
VDD
OUTN
IN
Dwg. EP-021-19
Dwg. EP-010-5
A6810xLW
ALLOWABLE PACKAGE POWER DISSIPATION IN WATTS
2.5
2.0
OUT 8 OUT 7 OUT 6 CLOCK GROUND LOGIC SUPPLY STROBE OUT 5 OUT 4 NO CONNECTION
1 2 3 LATCHES 4 5 6 7 8 9 10 NC VDD ST CLK REGISTER REGISTER LATCHES
20 19 18 VBB 17 16 BLNK 15 14 13 12 NC 11
OUT 9 OUT 10 SERIAL DATA OUT LOAD SUPPLY SERIAL DATA IN BLANKING OUT 1 OUT 2 OUT 3 NO CONNECTION
SUFFIX 'A', RθJA = 65°C/W
1.5
1.0
SUFFIX 'LW', RθJA = 90°C/W
0.5
0 25 50 75 100 125 AMBIENT TEMPERATURE IN °C 150
Dwg. PP-029-2
Dwg. GS-009-1B
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 Copyright © 1998, 2003 Allegro MicroSystems, Inc.
6810 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVER
FUNCTIONAL BLOCK DIAGRAM
CLOCK SERIAL DATA IN STROBE V DD LOGIC SUPPLY SERIAL DATA OUT
SERIAL-PARALLEL SHIFT REGISTER
LATCHES
BLANKING MOS BIPOLAR LOAD SUPPLY
VBB
GROUND
OUT 1 OUT 2 OUT 3
OUT N
Dwg. FP-013-1
TRUTH TABLE
Serial Shift Register Contents Data Clock Input Input I1 I2 I3 ... IN-1 IN H L X H L R1 R2 ... R1 R2 ... RN-2 RN-1 RN-2 RN-1 RN-1 RN X X Serial Data Strobe Output Input RN-1 RN-1 RN X PN L H R1 R2 R3 ... P1 P2 P3 ... X
L = Low Logic Level H = High Logic Level X = Irrelevant
Latch Contents I1 I2 I3 ... IN-1 IN Blanklng
Output Contents I1 I2 I3 ... IN-1 IN
R1 R2 R3 ... X X X ...
RN-1 RN PN-1 PN X X L H P1 P2 P3 ... PN-1 PN L L L ... L L
P1 P2 P3 ...
PN-1 PN
X
X
...
P = Present State
R = Previous State
www.allegromicro.com
6810 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVER
ELECTRICAL CHARACTERISTICS at TA = +25°C (A6810S-) or over operating temperature range (A6810E-), VBB = 60 V unless otherwise noted.
Limits @ VDD = 3.3 V Characteristic Output Leakage Current Output Voltage Symbol ICEX VOUT(1) VOUT(0) Output Pull-Down Current Input Voltage IOUT(0) VIN(1) VIN(0) Input Current IIN(1) IIN(0) Input Clamp Voltage Serial Data Output Voltage VIK VOUT(1) VOUT(0) Maximum Clock Frequency Logic Supply Current fc IDD(1) IDD(0) Load Supply Current IBB(1) IBB(0) Blanking-to-Output Delay tdis(BQ) ten(BQ) Strobe-to-Output Delay tp(STH-QL) tp(STH-QH) Output Fall Time Output Rise Time Output Slew Rate tf tr dV/dt All Outputs High All Outputs Low All Outputs High, No Load All Outputs Low CL = 30 pF, 50% to 50% CL = 30 pF, 50% to 50% RL = 2.3 kΩ, CL ≤ 30 pF RL = 2.3 kΩ, CL ≤ 30 pF RL = 2.3 kΩ, CL ≤ 30 pF RL = 2.3 kΩ, CL ≤ 30 pF RL = 2.3 kΩ, CL ≤ 30 pF IOUT = ± 200 µA VIN = VDD VIN = 0 V IIN = -200 µA IOUT = -200 µA IOUT = 200 µA Test Conditions VOUT = 0 V IOUT = -25 mA IOUT = 1 mA VOUT = 5 V to VBB Mln. — 57.5 — 2.5 2.2 — — — — 2.8 — 10* — — — — — — — — 2.4 2.4 4.0 — Typ.
很抱歉,暂时无法提供与“A6810SLW”相匹配的价格&库存,您可以联系我们找货
免费人工找货