AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Revision History
AS4C8M32SA 90ball FBGA PACKAGE
Revision
Rev 1.0
Details
Initial Issue
Date
Nov. 2016
Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211
Alliance Memory Inc. reserves the right to change products or specification without notice
Confidential
- 1 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Features
Fast access time from clock: 5/5.4 ns
Fast clock rate: 166/143MHz
Fully synchronous operation
Internal pipelined architecture
2M word x 32-bit x 4-bank
Programmable Mode registers
- CAS Latency: 2, or 3
- Burst Length: 1, 2, 4, 8, or full page
- Burst Type: Sequential or Interleaved
- Burst stop function
Auto Refresh and Self Refresh
4096 refresh cycles/64ms
CKE power down mode
Single +3.3V ± 0.3V power supply
Operating temperature:
- Industrial: TA = -40~85°C
- Commercial: TA = 0~70°C
Interface: LVTTL
90-ball 8 x 13 x 1.2mm FBGA package
- Pb free and Halogen free
Overview
The AS4C8M32SA SDRAM is a high-speed CMOS
synchronous DRAM containing 256 Mbits. It is internally
configured as 4 Banks of 2M word x 32 DRAM with a
synchronous interface (all signals are registered on the
positive edge of the clock signal, CLK). Read and write
accesses to the SDRAM are burst oriented; accesses
start at a selected location and continue for a
programmed number of locations in a programmed
sequence. Accesses begin with the registration of a
BankActivate command which is then followed by a
Read or Write command.
The AS4C8M32SA provides
for programmable
Read or Write burst lengths of 1, 2, 4, 8, or full page,
with a burst termination option. An auto precharge
function may be enabled to provide a self-timed row
precharge that is initiated at the end of the burst
sequence. The refresh functions, either Auto or Self
Refresh are easy to use. By having a programmable
mode register, the system can choose the most
suitable modes to maximize its performance. These
devices are well suited for applications requiring high
memory bandwidth and particularly well suited to high
performance PC applications.
Table 1. Key Specifications
AS4C8M32SA
-6/7
6/7 ns
tCK3
Clock Cycle time (min.)
tAC3
Access time from CLK (max.)
5.4/5.4 ns
tRAS
Row Active time (min.)
42/42 ns
tRC
Row Cycle time (min.)
60/63 ns
Table 2. Ordering Information
Part Number
Org
Temperature
MaxClock (MHz)
Package
AS4C8M32SA-6BIN
8Mx32
Industrial -40°C to +85°C
166
90-ball FBGA
AS4C8M32SA-7BIN
8Mx32
Industrial -40°C to +85°C
143
90-ball FBGA
AS4C8M32SA-6BCN
8Mx32
Commercial 0°C to +70°C
166
90-ball FBGA
AS4C8M32SA-7BCN
8Mx32
Commercial 0°C to +70°C
143
90-ball FBGA
Confidential
- 2 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 1. Ball Assignment (Top View)
1
2
3
A
DQ26
DQ24
B
DQ28
C
…
7
8
9
VSS
VDD
DQ23
DQ21
VDDQ
VSSQ
VDDQ
VSSQ
DQ19
VSSQ
DQ27
DQ25
DQ22
DQ20
VDDQ
D
VSSQ
DQ29
DQ30
DQ17
DQ18
VDDQ
E
VDDQ
DQ31
NC
NC
DQ16
VSSQ
F
VSS
DQM3
A3
A2
DQM2
VDD
G
A4
A5
A6
A10
A0
A1
H
A7
A8
NC
NC
BA1
A11
J
CLK
CKE
A9
BA0
CS#
RAS#
K
DQM1
NC
NC
CAS#
WE#
DQM0
L
VDDQ
DQ8
VSS
VDD
DQ7
VSSQ
M
VSSQ
DQ10
DQ9
DQ6
DQ5
VDDQ
N
VSSQ
DQ12
DQ14
DQ1
DQ3
VDDQ
P
DQ11
VDDQ
VSSQ
VDDQ
VSSQ
DQ4
R
DQ13
DQ15
VSS
VDD
DQ0
DQ2
Confidential
- 3 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 2. Block Diagram
CLOCK
BUFFER
Row
Decoder
CKE
CS#
RAS#
CAS#
WE#
2M x 32
CELL ARRAY
(BANK #A)
Column Decoder
COMMAND
DECODER
DQ0
DQ
Buffer
CONTROL
SIGNAL
GENERATOR
~
CLK
DQ31
A10/AP
COLUMN
COUNTER
MODE
REGISTER
ADDRESS
BUFFER
2M x 32
CELL ARRAY
(BANK #C)
Column Decoder
REFRESH
COUNTER
Row
Decoder
A9
A11
BA0
BA1
2M x 32
CELL ARRAY
(BANK #B)
Column Decoder
Row
Decoder
~
A0
Row
Decoder
DQM0 ~ DQM3
2M x 32
CELL ARRAY
(BANK #D)
Column Decoder
Confidential
- 4 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Pin Descriptions
Table 3. Pin Details
Symbol
Type
Description
CLK
Input
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the
positive edge of CLK. CLK also increments the internal burst counter and controls the
output registers.
CKE
Input
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. If CKE goes
low synchronously with clock (set-up and hold time same as other inputs), the internal
clock is suspended from the next clock cycle and the state of output and burst address is
frozen as long as the CKE remains low. When all banks are in the idle state, deactivating
the clock controls the entry to the Power Down and Self Refresh modes. CKE is
synchronous except after the device enters Power Down and Self Refresh modes, where
CKE becomes asynchronous until exiting the same mode. The input buffers, including
CLK, are disabled during Power Down and Self Refresh modes, providing low standby
power.
BA0,
BA1
Input
Bank Activate: BA0 and BA1 define to which bank the BankActivate, Read, Write, or
BankPrecharge command is being applied. The bank address BA0 and BA1 is used
latched in mode register set.
A0-A11
Input
Address Inputs: A0-A11 are sampled during the BankActivate command (row address
A0-A11) and Read/Write command (column address A0-A8 with A10 defining Auto
Precharge) to select one location out of the 2M available in the respective bank. During a
Precharge command, A10 is sampled to determine if all banks are to be precharged (A10
= HIGH). The address inputs also provide the op-code during a Mode Register Set or
Special Mode Register Set command.
CS#
Input
Chip Select: CS# enables (sampled LOW) and disables (sampled HIGH) the command
decoder. All commands are masked when CS# is sampled HIGH. CS# provides for
external bank selection on systems with multiple banks. It is considered part of the
command code.
RAS#
Input
Row Address Strobe: The RAS# signal defines the operation commands in conjunction
with the CAS# and WE# signals and is latched at the positive edges of CLK. When RAS#
and CS# are asserted "LOW" and CAS# is asserted "HIGH" either the BankActivate
command or the Precharge command is selected by the WE# signal. When the WE# is
asserted "HIGH" the BankActivate command is selected and the bank designated by BA
is turned on to the active state. When the WE# is asserted "LOW" the Precharge
command is selected and the bank designated by BA is switched to the idle state after the
precharge operation.
CAS#
Input
Column Address Strobe: The CAS# signal defines the operation commands in conjunction
with the RAS# and WE# signals and is latched at the positive edges of CLK. When RAS#
is held "HIGH" and CS# is asserted "LOW" the column access is started by asserting CAS#
"LOW". Then, the Read or Write command is selected by asserting WE# "LOW" or "HIGH".
WE#
Input
Write Enable: The WE# signal defines the operation commands in conjunction with the
RAS# and CAS# signals and is latched at the positive edges of CLK. The WE# input is
used to select the BankActivate or Precharge command and Read or Write command.
DQM0 DQM3
Input
Data Input/Output Mask: Data Input Mask: DQM0-DQM3 are byte specific. Input data
is masked when DQM is sampled HIGH during a write cycle. DQM3 masks DQ31-DQ24,
DQM2 masks DQ23-DQ16, DQM1 masks DQ15-DQ8, and DQM0 masks DQ7-DQ0.
DQ0- Input/Ou Data I/O: The DQ0-31 input and output data are synchronized with the positive edges of
DQ31
tput CLK. The I/Os are byte-maskable during Reads and Writes.
NC
-
No Connect: These pins should be left unconnected.
VDDQ
Supply DQ Power: Provide isolated power to DQs for improved noise immunity.
VSSQ
Supply DQ Ground: Provide isolated ground to DQs for improved noise immunity.
Confidential
- 5 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
VDD
Supply Power Supply: +3.3V0.3V
VSS
Supply Ground
Confidential
- 6 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Operation Mode
Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Table 4
shows the truth table for the operation commands.
Table 4. Truth Table (Note (1), (2))
Command
BankActivate
State
CKEn-1 CKEn DQM BA0,1 A10 A0-9,11 CS# RAS# CAS# WE#
Idle(3)
H
X
X
V
L
L
H
H
BankPrecharge
Any
H
X
X
V
L
X
L
L
H
L
PrechargeAll
Any
H
X
X
X
Write
Active(3)
H
X
L
L
H
L
V
L
L
H
L
L
V
V
H
Column
address
(A0 ~ A8)
H
X
V
Write and AutoPrecharge
Active(3)
H
X
Read
Active(3)
L
H
L
L
X
V
V
L
L
H
L
H
H
X
V
V
H
Column
address
(A0 ~ A8)
H
Read and Autoprecharge
Active(3)
L
H
L
H
Mode Register Set
Idle
H
X
X
L
L
L
L
No-Operation
Any
H
X
X
X
X
X
L
H
H
H
Active(4)
H
X
X
X
X
X
L
H
H
L
Device Deselect
Any
H
X
X
X
X
X
H
X
X
X
AutoRefresh
Idle
H
H
X
X
X
X
L
L
L
H
SelfRefresh Entry
Idle
H
L
X
X
X
X
L
L
L
H
L
H
X
X
X
X
H
X
X
X
L
H
H
H
H
L
X
X
X
X
H
X
X
X
L
V
V
V
H
X
X
X
L
H
H
H
Burst Stop
SelfRefresh Exit
Idle
(SelfRefresh)
Clock Suspend Mode Entry
Active
Power Down Mode Entry
Any(5)
Row address
OP code
H
L
X
X
X
X
Active
L
H
X
X
X
X
X
X
X
X
Any
L
H
X
X
X
X
H
X
X
X
L
H
H
H
X
X
X
X
Data Mask/Output Disable
Active
H
X
H
X
X
X
X
X
X
Note: 1. V=Valid, X=Don't Care, L=Low level, H=High level
2. CKEn signal is input level when commands are provided.
CKEn-1 signal is input level one clock cycle before the commands are provided.
3. These are states of bank designated by BA signal.
4. Device state is 1, 2, 4, 8, and full page burst operation.
5. Power Down Mode can not enter in the burst operation.
When this command is asserted in the burst cycle, device state is clock suspend mode.
6. DQM0-3
X
Clock Suspend Mode Exit
Power Down Mode Exit
(PowerDown)
Data Write/Output Enable
Confidential
Active
H
X
L
- 7 of 55 -
X
X
X
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Commands
1
BankActivate
(RAS# = "L", CAS# = "H", WE# = "H", BAs = Bank, A0-A11 = Row Address)
The BankActivate command activates the idle bank designated by the BA0, 1 signal. By latching
the row address on A0 to A11 at the time of this command, the selected row access is initiated. The
read or write operation in the same bank can occur after a time delay of t RCD (min.) from the time of
bank activation. A subsequent BankActivate command to a different row in the same bank can only
be issued after the previous active row has been precharged (refer to the following figure). The
minimum time interval between successive BankActivate commands to the same bank is defined by
tRC (min.). The SDRAM has four internal banks on the same chip and shares part of the internal
circuitry to reduce chip area; therefore it restricts the back-to-back activation of the two banks. tRRD
(min.) specifies the minimum time required between activating different banks. After this command is
used, the Write command and the Block Write command perform the no mask write operation.
T0
T1
T2
T3
Tn+3
Tn+4
Tn+5
Tn+6
CLK
Bank A
Row Addr.
ADDRESS
Bank A
Col Addr.
Bank B
Row Addr.
R/W A with
AutoPrecharge
Bank B
Activate
RAS# - RAS# delay time(tRRD)
RAS# - CAS# delay(tRCD)
COMMAND
Bank A
Activate
NOP
NOP
Bank A
Row Addr.
NOP
NOP
RAS# - Cycle time(tRC)
AutoPrecharge
Begin
Bank A
Activate
Don’t Care
Figure 3. BankActivate Command Cycle (Burst Length = n)
2
BankPrecharge command
(RAS# = "L", CAS# = "H", WE# = "L", BAs = Bank, A10 = "L", A0-A9 and A11 = Don't care)
The BankPrecharge command precharges the bank disignated by BA signal. The precharged
bank is switched from the active state to the idle state. This command can be asserted anytime after
tRAS(min.) is satisfied from the BankActivate command in the desired bank. The maximum time any
bank can be active is specified by tRAS (max.). Therefore, the precharge function must be performed
in any active bank within tRAS (max.). At the end of precharge, the precharged bank is still in the idle
state and is ready to be activated again.
3
PrechargeAll command
(RAS# = "L", CAS# = "H", WE# = "L", BAs = Don’t care, A10 = "H", A0-A9 and A11 = Don't care)
The PrechargeAll command precharges all banks simultaneously and can be issued even if all
banks are not in the active state. All banks are then switched to the idle state.
4
Read command
(RAS# = "H", CAS# = "L", WE# = "H", BAs = Bank, A10 = "L", A0-A8 = Column Address)
The Read command is used to read a burst of data on consecutive clock cycles from an active
row in an active bank. The bank must be active for at least t RCD (min.) before the Read command is
issued. During read bursts, the valid data-out element from the starting column address will be
available following the CAS latency after the issue of the Read command. Each subsequent data-out
element will be valid by the next positive clock edge (refer to the following figure). The DQs go into
high-impedance at the end of the burst unless other command is initiated. The burst length, burst
sequence, and CAS latency are determined by the mode register, which is already programmed. A
full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and
continue).
Confidential
- 8 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
READ A
NOP
CAS# latency=2
tCK2, DQ
NOP
NOP
NOP
NOP
NOP
NOP
NOP
DOUT A0 DOUT A1 DOUT A2 DOUT A3
CAS# latency=3
tCK3, DQ
DOUT A0 DOUT A1 DOUT A2
DOUT A3
Figure 4. Burst Read Operation (Burst Length = 4, CAS# Latency = 2, 3)
The read data appears on the DQs subject to the values on the DQM inputs two clocks earlier
(i.e. DQM latency is two clocks for output buffers). A read burst without the auto precharge function
may be interrupted by a subsequent Read or Write command to the same bank or the other active
bank before the end of the burst length. It may be interrupted by a BankPrecharge/ PrechargeAll
command to the same bank too. The interrupt coming from the Read command can occur on any
clock cycle following a previous Read command (refer to the following figure).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
CAS# latency=2
tCK2, DQ
CAS# latency=3
tCK3, DQ
READ A
READ B
NOP
DOUT A0
NOP
NOP
NOP
NOP
NOP
NOP
DOUT B0 DOUT B1 DOUT B2 DOUT B3
DOUT A0
DOUT B0 DOUT B1
DOUT B2 DOUT B3
Figure 5. Read Interrupted by a Read (Burst Length = 4, CAS# Latency = 2, 3)
The DQM inputs are used to avoid I/O contention on the DQ pins when the interrupt comes from
a Write command. The DQMs must be asserted (HIGH) at least two clocks prior to the Write
command to suppress data-out on the DQ pins. To guarantee the DQ pins against I/O contention, a
single cycle with high-impedance on the DQ pins must occur between the last read data and the
Write command (refer to the following three figures). If the data output of the burst read occurs at the
second clock of the burst write, the DQMs must be asserted (HIGH) at least one clock prior to the
Write command to avoid internal bus contention.
Confidential
- 9 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
CLK
DQM
COMMAND
NOP
NOP
BANKA
ACTIVATE
NOP
NOP
READ A WRITE A
CAS# latency=2
tCK2, DQ
DIN A0
NOP
NOP
DIN A1
DIN A2
NOP
NOP
DIN A3
Must be Hi-Z before
the Write Command
Figure 6. Read to Write Interval (Burst Length ≧ 4, CAS# Latency = 2)
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
DQM
COMMAND
NOP
NOP
READ A
CAS# latency=2
tCK2, DQ
NOP
NOP
WRITE B
DIN B0
NOP
NOP
NOP
DIN B1
DIN B2
DIN B3
Must be Hi-Z before
the Write Command
Don’t Care
Figure 7. Read to Write Interval (Burst Length ≧ 4, CAS# Latency = 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
DQM
COMMAND
CAS# latency=3
tCK3, DQ
NOP
READ A
NOP
NOP
NOP
NOP
WRITE B
DOUT A0
Must be Hi-Z before
the Write Command
DIN B0
NOP
DIN B1
NOP
DIN B2
Don’t Care
Figure 8. Read to Write Interval (Burst Length ≥ 4, CAS# Latency = 2)
Confidential
- 10 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
A read burst without the auto precharge function may be interrupted by a BankPrecharge/
PrechargeAll command to the same bank. The following figure shows the optimum time that
BankPrecharge/ PrechargeAll command is issued in different CAS latency.
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
Bank,
Col A
ADDRESS
Bank
Row
Bank(s)
tRP
COMMAND
READ A
NOP
CAS# latency=2
tCK2, DQ
NOP
NOP
Precharge
NOP
NOP
Activate
NOP
DOUT A0 DOUT A1 DOUT A2 DOUT A3
CAS# latency=3
tCK3, DQ
DOUT A0 DOUT A1 DOUT A2 DOUT A3
Don’t Care
Figure 9. Read to Precharge (CAS# Latency = 2, 3)
5
6
Read and AutoPrecharge command
(RAS# = "H", CAS# = "L", WE# = "H", BAs = Bank, A10 = "H", A0-A8 = Column Address)
The Read and AutoPrecharge command automatically performs the precharge operation after
the read operation. Once this command is given, any subsequent command cannot occur within a
time delay of {tRP(min.) + burst length}. At full-page burst, only the read operation is performed in this
command and the auto precharge function is ignored.
Write command
(RAS# = "H", CAS# = "L", WE# = "L", BAs = Bank, A10 = "L", A0-A8 = Column Address)
The Write command is used to write a burst of data on consecutive clock cycles from an active
row in an active bank. The bank must be active for at least t RCD(min.) before the Write command is
issued. During write bursts, the first valid data-in element will be registered coincident with the Write
command. Subsequent data elements will be registered on each successive positive clock edge
(refer to the following figure). The DQs remain with high-impedance at the end of the burst unless
another command is initiated. The burst length and burst sequence are determined by the mode
register, which is already programmed. A full-page burst will continue until terminated (at the end of
the page it will wrap to column 0 and continue).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
DQ
NOP
WRITE A
DIN A0
NOP
NOP
DIN A1
DIN A2
NOP
DIN A3
NOP
NOP
NOP
NOP
don’t care
The first data element and the write
are registered on the same clock edge
Figure 10. Burst Write Operation(Burst Length = 4)
Confidential
- 11 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
A write burst without the auto precharge function may be interrupted by a subsequent Write,
BankPrecharge/PrechargeAll, or Read command before the end of the burst length. An interrupt
coming from Write command can occur on any clock cycle following the previous Write command
(refer to the following figure).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
NOP
DQ
WRITE A
WRITE B
NOP
NOP
NOP
DIN A0
DIN B0
DIN B1
DIN B2
DIN B3
NOP
NOP
NOP
Figure 11. Write Interrupted by a Write (Burst Length = 4)
The Read command that interrupts a write burst without auto precharge function should be
issued one cycle after the clock edge in which the last data-in element is registered. In order to avoid
data contention, input data must be removed from the DQs at least one clock cycle before the first
read data appears on the outputs (refer to the following figure). Once the Read command is
registered, the data inputs will be ignored and writes will not be executed.
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
NOP
WRITE A
READ B
CAS# latency=2
tCK2, DQ
DIN A0
don’t care
CAS# latency=3
tCK3, DQ
DIN A0
don’t care
NOP
NOP
NOP
DOUT B0 DOUT B1
don’t care
DOUT B0
NOP
DOUT B2
DOUT B1
NOP
NOP
DOUT B3
DOUT B2
DOUT B3
Input data must be removed from the DQ
at least one clock cycle before the Read
data appears on the outputs to avoid data
contention
Figure 12. Write Interrupted by a Read (Burst Length = 4, CAS# Latency = 2, 3)
The BankPrecharge/PrechargeAll command that interrupts a write burst without the auto
precharge function should be issued m cycles after the clock edge in which the last data-in element is
registered, where m equals tWR/tCK rounded up to the next whole number. In addition, the DQM
signals must be used to mask input data, starting with the clock edge following the last data-in
element and ending with the clock edge on which the BankPrecharge/PrechargeAll command is
entered (refer to the following figure).
Confidential
- 12 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
T0
T1
T2
T3
T4
T5
T6
T7
Activate
NOP
CLK
DQM
tRP
COMMAND
ADDRESS
WRITE
NOP
NOP
BANK
COL n
Precharge
NOP
NOP
BANK(S)
ROW
tWR
DIN
N
DQ
DIN
N+1
Don’t Care
Note: The DQMs can remain low in this example if the length of the write burst is 1 or 2.
Figure 13. Write to Precharge
7
Write and AutoPrecharge command (RAS# = "H", CAS# = "L", WE# = "L", BAs = Bank, A10 = "H",
A0-A8 = Column Address)
The Write and AutoPrecharge command performs the precharge operation automatically after the
write operation. Once this command is given, any subsequent command can not occur within a time
delay of {(burst length -1) + tWR + tRP (min.)}. At full-page burst, only the write operation is performed
in this command and the auto precharge function is ignored.
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
CLK
COMMAND
Bank A
Activate
DQ
NOP
NOP
Write A
Auto Precharge
NOP
NOP
NOP
NOP
NOP
tDAL
DIN A0
Bank A
Activate
DIN A1
Begin AutoPrecharge
Bank can be reactivated at
completion of tDAL
tDAL=tWR+tRP
Figure 14. Burst Write with Auto-Precharge (Burst Length = 2)
8
Mode Register Set command (RAS# = "L", CAS# = "L", WE# = "L", A0-A11 = Register Data)
The mode register stores the data for controlling the various operating modes of SDRAM. The
Mode Register Set command programs the values of CAS latency, Addressing Mode and Burst
Length in the Mode register to make SDRAM useful for a variety of different applications. The default
values of the Mode Register after power-up are undefined; therefore this command must be issued at
the power-up sequence. The state of pins A0~A9 and A11 in the same cycle is the data written to the
mode register. Two clock cycles are required to complete the write in the mode register (refer to the
following figure). The contents of the mode register can be changed using the same command and
the clock cycle requirements during operation as long as all banks are in the idle state.
Confidential
- 13 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Table 5. Mode Register Bitmap
BA0,1 A11,A10 A9
RFU* RFU*
WBL
A9
0
1
A8
A7
Test Mode
Write Burst Length
Burst
Single Bit
A8
0
1
0
A7
0
0
1
A6
A5
A4
CAS Latency
A3
BT
A2
Test Mode
Normal
Vendor Use Only
Vendor Use Only
A3
0
1
A1
A0
Burst Length
Burst Type
Sequential
Interleave
A6
0
0
0
0
1
A5
A4
CAS Latency
A2
A1
A0
Burst Length
0
0
Reserved
0
0
0
1
0
1
Reserved
0
0
1
2
1
0
2 clocks
0
1
0
4
1
1
3 clocks
0
1
1
8
0
0
Reserved
1
1
1
Full Page (Sequential)
All other Reserved
All other Reserved
*Note: RFU (Reserved for future use) should stay “0” during MRS cycle.
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
CLK
CKE
tMRD
CS#
RAS#
CAS#
WE#
BA0, 1
A10
Address Key
A0-A9,
A11
DQM
DQ
tRP
Hi-Z
PrechargeAll
Mode Register
Set Command
Any
Command
Don’t Care
Figure 15. Mode Register Set Cycle
Confidential
- 14 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Burst Length Field (A2~A0)
This field specifies the data length of column access using the A2~A0 pins and selects the Burst
Length to be 2, 4, 8, or full page.
Table 6. Burst Length Field
A2
A1
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
Full Page Length: 512
A0
0
1
0
1
0
1
0
1
Burst Length
1
2
4
8
Reserved
Reserved
Reserved
Full Page
Burst Type Field (A3)
The Burst Type can be one of two modes, Interleave Mode or Sequential Mode.
Table 7. Burst Type Field
A3
0
1
Burst Type
Sequential
Interleave
Burst Definition, Addressing Sequence of Sequential and Interleave Mode
Table 8. Burst Definition
Burst Length
2
4
8
Full page
Confidential
Start Address
A2
A1
A0
X
X
0
X
X
1
X
0
0
X
0
1
X
1
0
X
1
1
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
location = 0-255
Sequential
0, 1
1, 0
0, 1, 2, 3
1, 2, 3, 0
2, 3, 0, 1
3, 0, 1, 2
0, 1, 2, 3, 4, 5, 6, 7
1, 2, 3, 4, 5, 6, 7, 0
2, 3, 4, 5, 6, 7, 0, 1
3, 4, 5, 6, 7, 0, 1, 2
4, 5, 6, 7, 0, 1, 2, 3
5, 6, 7, 0, 1, 2, 3, 4
6, 7, 0, 1, 2, 3, 4, 5
7, 0, 1, 2, 3, 4, 5, 6
n, n+1, n+2, n+3, …511, 0,
1, 2, … n-1, n, …
- 15 of 55 -
Interleave
0, 1
1, 0
0, 1, 2, 3
1, 0, 3, 2
2, 3, 0, 1
3, 2, 1, 0
0, 1, 2, 3, 4, 5, 6, 7
1, 0, 3, 2, 5, 4, 7, 6
2, 3, 0, 1, 6, 7, 4, 5
3, 2, 1, 0, 7, 6, 5, 4
4, 5, 6, 7, 0, 1, 2, 3
5, 4, 7, 6, 1, 0, 3, 2
6, 7, 4, 5, 2, 3, 0, 1
7, 6, 5, 4, 3, 2, 1, 0
Not Support
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
CAS Latency Field (A6~A4)
This field specifies the number of clock cycles from the assertion of the Read command to the first
read data. The minimum whole value of CAS Latency depends on the frequency of CLK. The
minimum whole value satisfying the following formula must be programmed into this field.
tCAC(min) CAS Latency X tCK
Table 9. CAS Latency Field
A6
0
0
0
0
1
A5
0
0
1
1
X
A4
0
1
0
1
X
CAS Latency
Reserved
Reserved
2 clocks
3 clocks
Reserved
Test Mode Field (A8~A7)
These two bits are used to enter the test mode and must be programmed to "00" in normal operation.
Table 10. Test Mode Field
A8
0
0
1
A7
0
1
X
Test Mode
normal mode
Vendor Use Only
Vendor Use Only
Write Burst Length (A9)
This bit is used to select the burst write length.
Table 11. Write Burst length
A9
0
1
Write Burst Length
Burst
Single Bit
9
No-Operation command
(RAS# = "H", CAS# = "H", WE# = "H")
The No-Operation command is used to perform a NOP to the SDRAM which is selected (CS# is
Low). This prevents unwanted commands from being registered during idle or wait states.
10
Burst Stop command
(RAS# = "H", CAS# = "H", WE# = "L")
The Burst Stop command is used to terminate either fixed-length or full-page bursts. This
command is only effective in a read/write burst without the auto precharge function. The terminated
read burst ends after a delay equal to the CAS latency (refer to the following figure). The termination
of a write burst is shown in the following figure.
Confidential
- 16 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
READ A
NOP
NOP
NOP
Burst Stop
NOP
NOP
NOP
NOP
The burst ends after a delay equal to the CAS# latency
CAS# latency=2
tCK2, DQ
DOUT A0 DOUT A1 DOUT A2 DOUT A3
CAS# latency=3
tCK3, DQ
DOUT A0 DOUT A1 DOUT A2 DOUT A3
Figure 16. Termination of a Burst Read Operation (Burst Length > 4, CAS# Latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
DQ
NOP
WRITE A
NOP
NOP
Burst Stop
DIN A0
DIN A1
DIN A2
don’t care
NOP
NOP
NOP
NOP
Figure 17. Termination of a Burst Write Operation (Burst Length = X)
11 Device Deselect command (CS# = "H")
The Device Deselect command disables the command decoder so that the RAS#, CAS#, WE#
and Address inputs are ignored, regardless of whether the CLK is enabled. This command is similar
to the No Operation command.
12
AutoRefresh command
(RAS# = "L", CAS# = "L", WE# = "H",CKE = "H", A0-A11 = Don't care)
The AutoRefresh command is used during normal operation of the SDRAM and is analogous to
CAS#-before-RAS# (CBR) Refresh in conventional DRAMs. This command is non-persistent, so it
must be issued each time a refresh is required. The addressing is generated by the internal refresh
controller. This makes the address bits a "don't care" during an AutoRefresh command. The internal
refresh counter increments automatically on every auto refresh cycle to all of the rows. The refresh
operation must be performed 4096 times within 64ms. The time required to complete the auto refresh
operation is specified by tRC (min.). To provide the AutoRefresh command, all banks need to be in the
idle state and the device must not be in power down mode (CKE is high in the previous cycle). This
command must be followed by NOPs until the auto refresh operation is completed. The precharge
time requirement, tRP (min), must be met before successive auto refresh operations are performed.
13
SelfRefresh Entry command
(RAS# = "L", CAS# = "L", WE# = "H", CKE = "L", A0-A11 = Don't care)
The SelfRefresh is another refresh mode available in the SDRAM. It is the preferred refresh
mode for data retention and low power operation. Once the SelfRefresh command is registered, all
the inputs to the SDRAM become "don't care" with the exception of CKE, which must remain LOW.
The refresh addressing and timing is internally generated to reduce power consumption. The SDRAM
may remain in SelfRefresh mode for an indefinite period. The SelfRefresh mode is exited by
restarting the external clock and then asserting HIGH on CKE (SelfRefresh Exit command).
14
SelfRefresh Exit command
This command is used to exit from the SelfRefresh mode. Once this command is registered,
NOP or Device Deselect commands must be issued for tRC (min.) because time is required for the
completion of any bank currently being internally refreshed. If auto refresh cycles in bursts are
performed during normal operation, a burst of 4096 auto refresh cycles should be completed just
prior to entering and just after exiting the SelfRefresh mode.
Confidential
- 17 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
15
Clock Suspend Mode Entry / PowerDown Mode Entry command (CKE = "L")
When the SDRAM is operating the burst cycle, the internal CLK is suspended (masked) from the
subsequent cycle by issuing this command (asserting CKE "LOW"). The device operation is held
intact while CLK is suspended. On the other hand, when all banks are in the idle state, this command
performs entry into the PowerDown mode. All input and output buffers (except the CKE buffer) are
turned off in the PowerDown mode. The device may not remain in the Clock Suspend or PowerDown
state longer than the refresh period (64ms) since the command does not perform any refresh
operations.
16
Clock Suspend Mode Exit / PowerDown Mode Exit command (CKE= "H")
When the internal CLK has been suspended, the operation of the internal CLK is reinitiated from
the subsequent cycle by providing this command (asserting CKE "HIGH"). When the device is in the
PowerDown mode, the device exits this mode and all disabled buffers are turned on to the active
state. tPDE (min.) is required when the device exits from the PowerDown mode. Any subsequent
commands can be issued after one clock cycle from the end of this command.
17
Data Write / Output Enable, Data Mask / Output Disable command (DQM = "L", "H")
During a write cycle, the DQM signal functions as a Data Mask and can control every word of the
input data. During a read cycle, the DQM functions as the controller of output buffers. DQM is also
used for device selection, byte selection and bus control in a memory system.
Confidential
- 18 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Table 12. Absolute Maximum Rating
Symbol
VIN, VOUT
VDD, VDDQ
TA
TA
TSTG
TSOLDER
PD
IOS
Item
Values
Unit Note
Input, Output Voltage
Power Supply Voltage
Ambient Temperature (Industrial)
Ambient Temperature (Commercial)
-1.0 ~ 4.6
-1.0 ~ 4.6
-40 ~ 85
0 ~ 70
V
V
°C
°C
1
1
1
1
Storage Temperature
-55 ~ 125
°C
1
Soldering Temperature (10 second)
Power Dissipation
260
1
°C
W
1
1
Short Circuit Output Current
50
mA
1
Table 13. Recommended D.C. Operating Conditions (VDD = 3.3V 0.3V, TA = -40~85°C)
Symbol
VDD
VDDQ
VIH
VIL
IIL
Parameter
Power Supply Voltage
Power Supply Voltage(for I/O Buffer)
LVTTL Input High Voltage
LVTTL Input Low Voltage
Input Leakage Current
( 0V VIN VDD, All other pins not under test = 0V )
Min.
Typ.
Max.
Unit Note
3.0
3.0
2.0
-0.3
3.3
3.3
3.0
0
3.6
3.6
VDDQ+0.3
0.8
V
V
V
V
-10
-
10
A
IOZ
Output Leakage Current
Output disable, 0V VOUT VDDQ)
-10
-
10
A
VOH
LVTTL Output "H" Level Voltage ( IOUT = -2mA )
2.4
-
-
V
VOL
LVTTL Output "L" Level Voltage ( IOUT = 2mA )
-
-
0.4
V
2
2
2
2
Table 14. Capacitance (VDD = 3.3V, TA = 25°C)
Symbol
CI
CI/O
Parameter
Input Capacitance
Input/Output Capacitance
Min.
Max.
Unit
3.5
4
5.5
6
pF
pF
Note: These parameters are periodically sampled and are not 100% tested.
Confidential
- 19 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Table 15. D.C. Characteristics (VDD = 3.3V 0.3V, TA = -40~85°C)
Description/Test condition
Symbol
Operating Current
tRC tRC(min), Outputs Open
One bank active
Precharge Standby Current in non-power down mode
tCK = 15ns, CS# VIH(min), CKE VIH
Input signals are changed every 2clks
Precharge Standby Current in non-power down mode
tCK = , CLK VIL(max), CKE VIH
Precharge Standby Current in power down mode
tCK = 15ns, CKE VIL(max)
Precharge Standby Current in power down mode
tCK = , CKE VIL(max)
Active Standby Current in non-power down mode
tCK = 15ns, CKE VIH(min), CS# VIH(min)
Input signals are changed every 2clks
Active Standby Current in non-power down mode
CKE VIH(min), CLK VIL(max), tCK =
Operating Current (Burst mode)
tCK =tCK(min), Outputs Open, Multi-bank interleave
Refresh Current
tRC tRC(min)
Self Refresh Current
Max.
-7
Unit Note
3
IDD1
100
100
IDD2N
40
40
IDD2NS
36
36
IDD2P
4
4
IDD2PS
4
4
IDD3N
70
70
IDD3NS
70
70
IDD4
124
120
3, 4
IDD5
150
150
3
IDD6
4
4
CKE 0.2V ; for other inputs VIH≧VDD - 0.2V, VIL 0.2V
Confidential
-6
- 20 of 55 -
mA
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Table 16. Electrical Characteristics and Recommended A.C. Operating Conditions
(VDD = 3.3V 0.3V, TA = -40~85°C) (Note: 5, 6, 7, 8)
Symbol
-6
A.C. Parameter
-7
Min.
Max.
Min.
Max.
tRC
Row cycle time (same bank)
60
-
63
-
tRCD
RAS# to CAS# delay (same bank)
18
-
21
-
tRP
Precharge to refresh/row activate command
(same bank)
18
-
21
-
12
-
14
-
42
100k
42
100k
12
-
14
-
CL* = 2
10
-
10
-
CL* = 3
6
-
7
-
tRRD
tRAS
Row activate to row activate delay
(different banks)
Row activate to precharge time
(same bank)
Unit Note
tWR
Write recovery time
tCK
Clock cycle time
tCH
Clock high time
2
-
2.5
-
tCL
Clock low time
2
-
2.5
-
tAC
Access time from CLK
(positive edge)
CL* = 2
-
6
-
6
CL* = 3
-
5
-
5.4
tOH
Data output hold time
2.5
-
2.5
-
tLZ
Data output low impedance
0
-
0
-
tHZ
Data output high impedance
-
5
-
5.4
8
tIS
Data/Address/Control Input set-up time
1.5
-
1.5
-
10
tIH
Data/Address/Control Input hold time
0.8
-
0.8
-
10
tPDE
Power Down Exit set-up time
tIS+ tCK
-
tIS+ tCK
-
tREFI
Average Refresh Interval time
-
15.6
-
15.6
s
tXSR
Exit Self Refresh to any command time
tIS+ tRC
-
tIS+ tRC
-
ns
9
ns
10
10
10
9
* CL is CAS Latency.
Note:
1. Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to
the device. Absolute maximum DC requirements contain stress ratings only. Functional operation at the
absolute maximum limits is not implied or guaranteed. Extended exposure to maximum ratings may
affect device reliability.
2. All voltages are referenced to VSS. VIH (Max) = 4.6V for pulse width ≤ 3ns. VIL (Min) = -1.0V for pulse
width ≤ 3ns.
3. These parameters depend on the cycle rate and these values are measured by the cycle rate under the
minimum value of tCK and tRC. Input signals are changed one time during every 2 tCK.
4. These parameters depend on the output loading. Specified values are obtained with the output open.
5. Power-up sequence is described in Note 11.
6. A.C. Test Conditions
Confidential
- 21 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Table 17. LVTTL Interface
Reference Level of Output Signals
1.4V / 1.4V
Output Load
Reference to the Under Output Load (B)
Input Signal Levels
2.4V / 0.4V
Transition Time (Rise and Fall) of Input Signals
1ns
Reference Level of Input Signals
1.4V
1.4V
3.3V
50Ω
1.2KΩ
Output
Output
30pF
870Ω
Figure 18.1 LVTTL D.C. Test Load (A)
Z0=50Ω
30pF
Figure 18.2 LVTTL A.C. Test Load (B)
7. Transition times are measured between VIH and VIL. Transition (rise and fall) of input signals are in a
fixed slope (1 ns).
8. tHZ defines the time in which the outputs achieve the open circuit condition and are not at reference levels.
9. If clock rising time is longer than 1 ns, (tR / 2 -0.5) ns should be added to the parameter.
10. Assumed input rise and fall time tT (tR & tF) = 1 ns
If tR or tF is longer than 1 ns, transient time compensation should be considered, i.e., [(tr + tf)/2 - 1] ns
should be added to the parameter.
11. Power up Sequence
Power up must be performed in the following sequence.
1) Power must be applied to VDD and VDDQ (simultaneously) when CKE= “L”, DQM= “H” and all input
signals are held "NOP" state.
2) Start clock and maintain stable condition for minimum 200 s, then bring CKE= “H” and, it is
recommended that DQM is held "HIGH" (VDD levels) to ensure DQ output is in high impedance.
3) All banks must be precharged.
4) Mode Register Set command must be asserted to initialize the Mode register.
5) A minimum of 2 Auto-Refresh dummy cycles must be required to stabilize the internal circuitry of the
device.
* The Auto Refresh command can be issue before or after Mode Register Set command.
Confidential
- 22 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Timing Waveforms
Figure 19. AC Parameters for Write Timing (Burst Length=4)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
tCL
tCH
CKE
tIS
tIH
tIS
Begin Auto
Precharge Bank A
Begin Auto
Precharge Bank B
CS#
RAS#
CAS#
WE#
BA0,1
tIH
A10
tI
A0-A9,
A11
RAx
RBx
S
CAx
RAx
RAy
RBx
CBx
DQM
DQ
tRCD
Hi-Z
Ax0 Ax1 Ax2
Activate
Command
Bank A
Confidential
tRC
Ax3
Write with
Activate
Auto PrechargeCommand
Command
Bank B
Bank A
tDAL
Bx0 Bx1
CAy
RAy
tIS
Bx2
Bx3
Write with
Activate
Auto Precharge Command
Command
Bank A
Bank B
- 23 of 55 -
tIH
tWR
Ay0 Ay1 Ay2 Ay3
Write
Command
Bank A
Precharge
Command
Bank A
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 20. AC Parameters for Read Timing (Burst Length=2, CAS# Latency=2)
T0
CLK
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11
T12
T13
T14
T15
T16
tCH tCL
CKE
tIS
tIS
Begin Auto
Precharge Bank B
tIH
tIH
CS#
RAS#
CAS#
WE#
BA0,1
tIH
A10
RAx
RBx
RAy
tIS
A0-A9,
A11
RAx
CAx
CBx
RBx
tRRD
tRAS
tRC
DQM
DQ
Hi-Z
Read
Command
Bank A
tRP
tHZ
Ax0
Activate
Command
Bank A
Confidential
tAC
tLZ
tRCD
RAy
Ax1
tOH
Activate
Command
Bank B
- 24 of 55 -
Bx0
Bx1
tHZ
Read with
Precharge
Auto Precharge Command
Command
Bank A
Bank B
Activate
Command
Bank A
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 21. Auto Refresh (Burst Length=4, CAS# Latency=2)
CLK
T0
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
tRP
DQM
tRCD
tRC
tRC
CAx
DQ
Ax0
Precharge All
Command
Confidential
Auto Refresh
Command
Auto Refresh
Command
- 25 of 55 -
Activate
Command
Bank A
Ax1
Read
Command
Bank A
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 22. Power on Sequence and Auto Refresh
T0
T1 T2 T3 T4
T5 T6
T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
High Level
Is reguired
Minimum for 2 Refresh Cycles are required
CS#
RAS#
CAS#
WE#
BA0,1
A10
Address Key
A0-A9,
A11
DQM
DQ
tRP
tMRD
Hi-Z
Precharge All
Command
Inputs must be
Stable for
200μs
Mode Register
Set Command
1st Auto Refresh (*)
Command
2nd Auto Refresh(*)
Command
Note(*): The Auto Refresh command can be issue before or after Mode Register Set command
Confidential
- 26 of 55 -
Any
Command
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 23. Self Refresh Entry & Exit Cycle
T0
T2
T1
CLK
*Note 1
T3
T4
T6
T7
*Note 2
CKE
CS#
T5
T8
T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19
tXSR
*Note 5
*Note 3, 4
tIS tIH
tIS
*Note 6
*Note 7
*Note 8
tPDE
RAS#
*Note 9
CAS#
BA0,1
A0-A9,
A11
WE#
DQM
DQ
Hi-Z
Self Refresh Entry
Hi-Z
Self Refresh Exit
Auto Refresh
Don’t Care
Note: To Enter SelfRefresh Mode
1. CS#, RAS# & CAS# with CKE should be low at the same clock cycle.
2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE.
3. The device remains in SelfRefresh mode as long as CKE stays "low".
4. Once the device enters SelfRefresh mode, minimum tRAS is required before exit from SelfRefresh.
5.
6.
7.
8.
9.
To Exit SelfRefresh Mode
System clock restart and be stable before returning CKE high.
Enable CKE and CKE should be set high for valid setup time and hold time.
CS# starts from high.
Minimum tXSR is required after CKE going high to complete SelfRefresh exit.
4096 cycles of burst AutoRefresh is required before SelfRefresh entry and after SelfRefresh exit if the
system uses burst refresh.
Confidential
- 27 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 24.1. Clock Suspension During Burst Read (Using CKE)
(Burst Length=4, CAS# Latency=2)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAx
DQM
DQ
tHZ
Hi-Z
Ax0
Activate
Command
Bank A
Confidential
Read
Command
Bank A
Ax1
Clock Suspend
1 Cycle
Ax2
Clock Suspend
2 Cycles
- 28 of 55 -
Ax3
Clock Suspend
3 Cycles
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 24.2. Clock Suspension During Burst Read (Using CKE)
(Burst Length=4, CAS# Latency=3)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAx
DQM
DQ
tHZ
Hi-Z
Ax0
Activate
Command
Bank A
Confidential
Read
Command
Bank A
Ax1
Ax2
Clock Suspend Clock Suspend
2 Cycles
1 Cycle
- 29 of 55 -
Ax3
Clock Suspend
3 Cycles
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 25. Clock Suspension During Burst Write (Using CKE)
(Burst Length=4)
T0
CLK
T1 T2 T3 T4 T5 T6 T7
T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAx
DQM
DQ
Hi-Z
DAx0
Activate
Command
Bank A
Confidential
DAx1
DAx2
Clock Suspend Clock Suspend
2 Cycles
1 Cycle
DAx3
Clock Suspend
3 Cycles
Don’t Care
Write
Command
Bank A
- 30 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 26. Power Down Mode and Clock Suspension (Burst Length=4, CAS# Latency=2)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
tPDE
tIH tIS
CKE
Valid
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAx
DQM
DQ
tHZ
Hi-Z
Ax0 Ax1
ACTIVE
STANDBY
Activate
Command
Bank A
Power Down
Mode Entry
Read
Command
Bank A
Power Down
Mode Exit
Ax2
Ax3
Clock Suspension Clock Suspension Precharge
Command
End
Start
Bank A
PRECHARGE
STANDBY
Power Down
Mode Exit
Any
Command
Power Down
Mode Entry
Don’t Care
Confidential
- 31 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 27.1. Random Column Read (Page within same Bank)
(Burst Length=4, CAS# Latency=2)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RAw
A0-A9,
A11
RAw
RAz
CAw
CAx
RAz
CAy
CAz
DQM
DQ
Hi-Z
Aw0 Aw1 Aw2 Aw3 Ax0 Ax1
Activate
Command
Bank A
Read
Command
Bank A
Az0
Ay0 Ay1 Ay2 Ay3
Read
Read
Command Command
Bank A
Bank A
Precharge
Command
Bank A
Activate
Command
Bank A
Read
Command
Bank A
Don’t Care
Confidential
- 32 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 27.2. Random Column Read (Page within same Bank)
(Burst Length=4, CAS# Latency=3)
CLK
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RAw
A0-A9,
A11
RAw
RAz
CAw
CAx
RAz
CAy
CAz
DQM
DQ Hi-Z
Aw0 Aw1 Aw2 Aw3 Ax0 Ax1 Ay0 Ay1 Ay2 Ay3
Activate
Command
Bank A
Read
Command
Bank A
Read
Read
Command Command
Bank A
Bank A
Precharge
Command
Bank A
Activate
Command
Bank A
Read
Command
Bank A
Don’t Care
Confidential
- 33 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 28. Random Column Write (Page within same Bank)
(Burst Length=4)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RBw
A0-A9,
A11
RBw
RBz
CBw
CBx
RBz
CBy
CBz
DQM
DQ
Hi-Z
DBw0 DBw1 DBw2 DBw3 DBx0 DBx1 DBy0 DBy1 DBy2 DBy3
Activate
Command
Bank B
Write
Command
Bank B
Write
Write
Command Command
Bank B
Bank B
DBz0 DBz1
Precharge
Command
Bank B
Activate
Command
Bank B
Write
Command
Bank B
Don’t Care
Confidential
- 34 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 29.1. Random Row Read (Interleaving Banks)
(Burst Length=8, CAS# Latency=2)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE High
CS#
RAS#
CAS#
WE#
BA0,1
A10
A0-A9,
A11
RBx
RBx
tRCD
RAx
CBx
RBy
RAx
CBy
RBy
CAx
tAC
tRP
DQM
DQ Hi-Z
Activate
Command
Bank B
Confidential
Bx0 Bx1 Bx2
Read
Command
Bank B
Bx3
Bx4
Bx5 Bx6 Bx7
Activate
Command
Bank A
Ax0
Read
Command
Bank A
Precharge
Command
Bank B
- 35 of 55 -
Ax1 Ax2 Ax3
Ax4 Ax5
Ax6 Ax7
Activate
Command
Bank B
Read
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 29.2. Random Row Read (Interleaving Banks)
(Burst Length=8, CAS# Latency=3)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RBx
A0-A9,
A11
RBx
CBx
tRCD
tAC
RAx
RBy
CAx
RBy
CBy
tRP
DQM
DQ
Hi-Z
Activate
Command
Bank B
Bx0 Bx1 Bx2 Bx3 Bx4 Bx5 Bx6 Bx7 Ax0 Ax1 Ax2 Ax3 Ax4 Ax5 Ax6 Ax7 By0
Read
Command
Bank B
Activate
Command
Bank A
Precharge
Read
Command Command
Bank B
Bank A
Activate
Command
Bank B
Read
Precharge
Command Command
Bank B
Bank A
Don’t Care
Confidential
- 36 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 30. Random Row Write (Interleaving Banks)
(Burst Length=8)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBx
RAy
CBx
tWR*
tRCD
RAy
tRP
CAy
tWR*
DQM
DQ
Hi-Z
Activate
Command
Bank A
DAx0 DAx1 DAx2 DAx3 DAx4 DAx5 DAx6 DAx7 DBx0 DBx1 DBx2 DBx3 DBx4 DBx5 DBx6 DBx7 DAy0 DAy1 DAy2 DAy3
Write
Command
Bank A
Activate
Command
Bank B
Write
Command
Bank B
Precharge
Command
Bank A
Activate
Command
Bank A
Write
Precharge
Command Command
Bank A
Bank B
Don’t Care
* tWR > tWR (min.)
Confidential
- 37 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 31.1. Read and Write Cycle (Burst Length=4, CAS# Latency=2)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAy
CAx
CAz
DQM
DQ
Hi-Z
Ax0 Ax1
Activate
Command
Bank A
Read
Command
Bank A
Ax2 Ax3
DAy0 DAy1
Az0
DAy3
Write
The Write Data
Command is Masked with a
Bank A
Zero Clock
Latency
Read
Command
Bank A
Az3
Az1
The Read Data
is Masked with a
Two Clock
Latency
Don’t Care
Confidential
- 38 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 31.2. Read and Write Cycle (Burst Length=4, CAS# Latency=3)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAy
CAx
CAz
DQM
DQ
Hi-Z
Ax0
Activate
Command
Bank A
Confidential
Read
Command
Bank A
Ax1 Ax2
Ax3
DAy0 DAy1
Az0
DAy3
Write
The Write Data
Command is Masked with a
Bank A
Zero Clock
Latency
- 39 of 55 -
Read
Command
Bank A
Az1
Az3
The Read Data
is Masked with a
Two Clock
Latency
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 32.1. Interleaving Column Read Cycle (Burst Length=4, CAS# Latency=2)
CLK
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11T12 T13 T14 T15 T16 T17 T18 T19T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
A0-A9,
A11
DQM
RAx
RAx
RBx
RAx
RBx
CAy
tRCD
DQ Hi-Z
CBw
CBx
CAy
CBz
tAC
Ax0 Ax1 Ax2 Ax3
Activate
Command
Bank A
CBy
Activate
Read
Command Command
Bank B
Bank A
Bw0 Bw1 Bx0 Bx1 By0 By1 Ay0 Ay1 Bz0 Bz1 Bz2 Bz3
Read
Command
Bank B
Read
Read
Read
Read
Command CommandCommand Command
Bank B Bank A Bank B
Bank B
Precharge
Precharge
Command
Bank B
Command
Bank A
Don’t Care
Confidential
- 40 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 32.2. Interleaved Column Read Cycle (Burst Length=4, CAS# Latency=3)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAx
tRCD
DQM
DQ
RBx
RBx
CBx
Confidential
CBz
Ax0 Ax1 Ax2 Ax3
Bx0 Bx1
CAy
tAC
Hi-Z
Activate
Command
Bank A
CBy
Read
Command
Bank A
Activate
Command
Bank B
By0
Read
Read
Read
Command Command Command
Bank B
Bank B
Bank B
By1 Bz0
Bz1 Ay0
Read
Precharge
Command Command
Bank A
Bank B
Ay1 Ay2
Ay3
Precharge
Command
Bank A
Don’t Care
- 41 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 33. Interleaved Column Write Cycle (Burst Length=4)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RBw
A0-A9,
A11
RAx
CAx RBw
DQM
DQ
Hi-Z
CBw
CBx
tRCD
CBy
CAy
CBz
tWR
tWR
tRRD>tRRD(min)
DAx0 DAx1 DAx2 DAx3 DBw0 DBw1 DBx0 DBx1 DBy0 DBy1 DAy0 DAy1 DBz0 DBz1 DBz2 DBz3
Activate
Command
Bank A
Write
Command
Bank A
Activate
Command
Bank B
Write
Write
Write
Write
Write
Command Command Command CommandCommand
Bank B Bank B Bank B Bank A Bank B
Precharge
Command
Bank A
Precharge
Command
Bank B
Don’t Care
Confidential
- 42 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 34.1. Auto Precharge after Read Burst (Burst Length=4, CAS# Latency=2)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE High
Begin Auto
Precharge
Bank A
Begin Auto
Precharge
Bank B
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBy
RBx
CBx
RAy
RBy
CBy
RAz
tRP
DQM
DQ
RAz
Hi-Z
Activate
Command
Bank A
Ax0 Ax1 Ax2
Activate
Read
Command Command
Bank B
Bank A
Ax3
Bx0
Read with
Auto Precharge
Command
Bank B
Bx1
Bx2 Bx3 Ay0
Read with
Auto Precharge
Command
Bank A
Ay1
Ay2 Ay3
Activate
Command
Bank B
By0
By1
By2
Activate
Command
Bank A
Read with
Auto Precharge
Command
Bank B
Don’t Care
Confidential
- 43 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 34.2. Auto Precharge after Read Burst (Burst Length=4, CAS# Latency=3)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE High
Begin Auto
Precharge
Bank B
Begin Auto
Precharge
Bank A
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBx
RBy
CBx
RBy
CBy
tRP
DQM
DQ
CAy
Hi-Z
Activate
Command
Bank A
Ax0 Ax1 Ax2 Ax3 Bx0 Bx1 Bx2 Bx3 Ay0 Ay1 Ay2 Ay3
Read
Command
Bank A Activate
Command
Bank B
Confidential
Read with
Auto Precharge
Command
Bank B
Read with
Auto Precharge
Command
Bank A
- 44 of 55 -
Activate
Command
Bank B
By0 By1 By2
Read with
Auto Precharge
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 35. Auto Precharge after Write Burst (Burst Length=4)
T0
CLK
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CKE High
Begin Auto
Precharge
Bank A
Begin Auto
Precharge
Bank B
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBx
RBy
CBx
CAy
CBy
tDAL
DQM
DQ
RBy
Hi-Z
Activate
Command
Bank A
Confidential
DAx0 DAx1 DAx2 DAx3 DBx0 DBx1 DBx2 DBx3 DAy0 DAy1 DAy2 DAy3
Activate
Command
Bank B
Write
Command
Bank A
Write with
Auto Precharge
Command
Bank B
Write with
Auto Precharge
Command
Bank A
- 45 of 55 -
Activate
Command
Bank B
DBy0 DBy1 DBy2 DBy3
Write with
Auto Precharge
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 36.1. Full Page Read Cycle (Burst Length=Full Page, CAS# Latency=2)
T0
CLK
CKE
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBy
RBx
CBx
RBy
tRP
DQM
DQ
Hi-Z
Activate
Command
Bank A
Ax Ax+1 Ax+2 Ax-2 Ax-1 Ax
Ax+1
Bx
Bx+1 Bx+2 Bx+3 Bx+4 Bx+5 Bx+6
Read
Command
Bank B
Activate
Read
Command Cammand
Bank B
Bank A
The burst counter wraps
from the highest order
page address back to zero
during this time interval
Full Page burst operation does not
terminate when the burst length is satisfied;
the burst counter increments and continues
bursting beginning with the starting address
Confidential
- 46 of 55 -
Precharge
Command
Bank B
Activate
Command
Bank B
Burst Stop
Command
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 36.2. Full Page Read Cycle (Burst Length=Full Page, CAS# Latency=3)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12T13 T14 T15 T16 T17 T18 T19T20 T21 T22
CLK
CKE High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBy
RBx
CBx
RBy
tRP
DQM
DQ
Hi-Z
Activate
Command
Bank A
Confidential
Ax
Ax+1 Ax+2 Ax-2 Ax-1
Ax
Ax+1
Bx
Bx+1 Bx+2 Bx+3 Bx+4 Bx+5
Read
Read
Activate
Command
Command Command
Bank B
Bank A Bank B
The burst counter wraps
from the highest order
page address back to zero
during this time interval
Full Page burst operation does not
terminate when the burst length is
satisfied; the burst counter increments
and continues bursting beginning with
the starting address
- 47 of 55 -
Precharge
Command
Bank B
Activate
Command
Bank B
Burst Stop
Command
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 37. Full Page Write Cycle (Burst Length=Full Page)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RBx
CAx
RBy
CBx
RBx
RBy
DQM
DQ Hi-Z
Activate
Command
Bank A
Data is ignored
DAx
DAx+1 DAx+2 DAx+3 DAx-1
Write
Activate
Command Command
Bank A Bank B
DAx
DAx+1
DBx
DBx+1 DBx+2 DBx+3 DBx+4 DBx+5
Write
Command
Bank B
Precharge
Command
Bank B
Burst Stop
The burst counter wraps
Command
from the highest order
page address back to zero Full Page burst operation does not
during this time interval terminate when the burst length is
satisfied; the burst counter increments
and continues bursting beginning with
the starting address
Confidential
- 48 of 55 -
Activate
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 38. Byte Read and Write Operation (Burst Length=4, CAS# Latency=2)
T0
CLK
CKE
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
CAy
CAx
CAz
DQM m
DQM n
DQ M
Ax0 Ax1 Ax2
DQ N
Ax1 Ax2 Ax3
Activate
Command
Bank A
Read
Command
Bank A
Upper Byte
is masked
DAy1 DAy2
DAy0 DAy1
Upper Byte
Lower Byte Write
is masked Command is masked
Bank A
Read
Command
Bank A
Az2
Az1
Az2
Lower Byte
is masked
Az3
Lower Byte
is masked
Don’t Care
Note : M represent DQ in the byte m; N represent DQ in the byte n.
Confidential
Az0
DAy3
Az1
- 49 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 39. Random Row Read (Interleaving Banks)
(Burst Length=4, CAS# Latency=2)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE High
Begin Auto
Precharge
Bank B
Begin Auto
Precharge
Bank A
Begin Auto
Precharge
Bank B
Begin Auto
Precharge
Bank A
CS#
RAS#
CAS#
WE#
BA0,1
A10
RBu
A0-A9,
A11
RBu
RAu
CBu
RAv
RBv
CAu
RAu
RBv
CBv
DQ
Bu0
Activate
Command
Bank B
Confidential
Activate
Command
Bank A
Read
Bank B
with Auto
Precharge
Bu1
Bu2
Bu3
Read
Bank A
with Auto
Precharge
RAv
CAv
tRP
tRP
DQM
RBw
Au0
Au1
Au2
tRP
Au
3
Activate
Command
Bank B
- 50 of 55 -
RBw
Bv0
Activate
Command
Bank A
Read
Bank B
with Auto
Precharge
Bv1
Bv2
Bv3
Read
Bank A
with Auto
Precharge
Av
0
Av1
Av
2
Av3
Activate
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 40. Full Page Random Column Read (Burst Length=Full Page, CAS# Latency=2)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
A0-A9,
A11
DQM
DQ
RAx
RBx
RAx
RBx
CAx
CBx CAy
CBy
CAz
RBw
CBz
tRP
tRRD
Hi-Z
tRCD
Ax0 Ax1 Bx0 Ay0 Ay1 By0 By1 Az0 Az1 Az2 Bz0 Bz1 Bz2
Activate
Command
Bank A
Confidential
RBw
Read
Activate
Read
Read
Command
Command
Command Command
Bank B
Bank B
Bank B
Bank A
Read
Read
Command
Command
Bank A
Bank A
- 51 of 55 -
Read
Command
Bank B
Precharge
Command Bank B
(Precharge Temination)
Activate
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 41. Full Page Random Column Write (Burst Length=Full Page)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
RBx
A0-A9,
A11
RAx
RBx CAx
DQM
DQ
Hi-Z
RBw
CBx CAy
CBy
CAz
tWR
tRRD
tRP
tRCD
DAx0 DAx1 DBx0 DAy0 DAy1 DBy0 DBy1 DAz0 DAz1 DAz2 DBz0 DBz1 DBz2
Activate Activate
Write
Write
Write
Command Command
Command
Command Command
Bank A
Bank B
Bank B
Bank B Bank A
Write
Write
Command
Command
Bank A
Bank A
Confidential
RBw
CBz
- 52 of 55 -
Write
Command
Bank B
Precharge
Command Bank B
(Precharge Temination)
Write Data
are masked
Activate
Command
Bank B
Don’t Care
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 42. Precharge Termination of a Burst
(Burst Length=4, 8 or Full Page, CAS# Latency=3)
T0
CLK
CKE
T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
High
CS#
RAS#
CAS#
WE#
BA0,1
A10
RAx
A0-A9,
A11
RAx
RAy
RAy
CAx
tWR
RAz
CAy
tRP
RAz
tRP
DQM
DQ
Ay0 Ay1 Ay2
DAx0 DAx1
Activate
Command
Bank A
Write
Command
Bank A
Precharge
Command
Bank A
Activate
Command
Bank A
Precharge Termination
of a Write Burst
Write Data are masked
Confidential
Read
Command
Bank A
Precharge
Command
Bank A
Activate
Command
Bank A
Precharge Termination
of a Read Burst
Don’t Care
- 53 of 55 -
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
Figure 43. 90 ball FBGA Package 8x13x1.2mm(max.) Outline Drawing Information
Symbol
A
A1
A2
C
D
E
D1
E1
e
b
F
Confidential
Dimension in inch
Min
Nom
Max
--0.047
0.012
0.014
0.016
0.027
0.029
0.031
0.007
0.008
0.010
0.311
0.315
0.319
0.508
0.512
0.516
-0.252
--0.441
--0.031
-0.016
0.018
0.020
-0.126
--
- 54 of 55 -
Dimension in mm
Min
Nom
Max
--1.20
0.30
0.35
0.40
0.69
0.74
0.79
0.17
0.21
0.25
7.90
8.00
8.10
12.90
13.00
13.10
-6.40
--11.2
--0.80
-0.40
0.45
0.50
-3.2
--
Rev.1.0 Nov. 2016
AS4C8M32SA-6BIN / AS4C8M32SA-6BCN
AS4C8M32SA-7BIN / AS4C8M32SA-7BCN
PART NUMBERING SYSTEM
AS4C
DRAM
8M32SA
8M32=8Mx32
S=SDRAM
A=A die
6/7
B
I/C
6=166MHz
7=143MHz
B = FBGA
I=Industrial
(-40° C~+85° C)
C=Commercial
(0° C~+70° C)
N
Indicates Pb and
Halogen Free
Alliance Memory, Inc.
511 Taylor Way,
San Carlos, CA 94070
Tel: 650-610-6800
Fax: 650-620-9211
www.alliancememory.com
Copyright © Alliance Memory
All Rights Reserved
© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are
trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their
respective companies. Alliance reserves the right to make changes to this document and its products at any time
without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data
contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right
to change or correct this data at any time, without notice. If the product described herein is under development,
significant changes to these specifications are possible. The information in this product data sheet is intended to be
general descriptive information for potential customers and users, and is not intended to operate as, or provide, any
guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of
the application or use of any product described herein, and disclaims any express or implied warranties related to the
sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose,
merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms
and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively
according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a
license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of
Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting
systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the
inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such
use and agrees to indemnify Alliance against all claims arising from such use.
Confidential
- 55 of 55 -
Rev.1.0 Nov. 2016