ASM5CVF857-48VR

ASM5CVF857-48VR

  • 厂商:

    ALSC

  • 封装:

  • 描述:

    ASM5CVF857-48VR - 2.5V Wide-Range Frequency Clock Driver (60MHz - 200MHz) - Alliance Semiconductor C...

  • 详情介绍
  • 数据手册
  • 价格&库存
ASM5CVF857-48VR 数据手册
August 2004 rev 1.2 2.5V Wide-Range Frequency Clock Driver (60MHz – 200MHz) ASM5CVF857 condition and perform the same low power features as Features • • • • • • • Low skew; low jitter PLL clock driver. 1 to 10 differential clock distribution (SSTL_2). Feedback pins for input to output synchronization. PDB for power management. Spread spectrum tolerant inputs. Auto-PD when input signal removed. Choice of static phase offset for easy board tuning: • -XXX = device pattern number for options listed below: • PCV857-025 - 0 ps • PCV857-1300 - +50 ps and when the PDB input is low. When the input frequency increases to greater than approximately 20MHz, the PLL will be turned back on, the inputs and outputs will be enabled, and the PLL will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input clock pair (CLK_INT, CLK_INC). The PLL in the ASM5CVF857 clock driver uses the input clocks (CLK_INT, CLKINC) and the feedback clocks (FB_INT, FB_INC) to provide high-performance, low-skew, low-jitter output differential clocks (CLKT[0:9], CLKC[0:9]). ASM5CVF857 is also able to track spread spectrum clock (SSC) for reduced EMI. Product Description This PLL clock buffer is designed for a VDD of 2.5V, AVDD of 2.5V and differential data input and output ASM5CVF857 is characterized for operation from 0°C to 85°C. levels. ASM5CVF857 is a zero-delay buffer that Applications • • DDR Memory Modules / Zero Delay Board Fan Out. Provides complete DDR DIMM logic solution with ASM4SSTVF16857, ASM4SSTVF16859 & ASM4SSTVF32852. distributes a differential clock input pair (CLK_INT, CLK_INC) to ten differential pairs of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock output (FB_OUT, FB_OUTC). The clock outputs are controlled by the input clocks (CLK_INT, CLKINC), the feedback clocks (FB_INT, FB_INC), the 2,5V LVCMOS input (PDB), and the analog power input (AVDD). When input (PDB) is low while power is applied, the receivers are disabled, the PLL is turned off, and the differential clock outputs are tri-stated. When AVDD is grounded, the PLL is turned off and bypassed for test purposes. Specifications • • Meets PC3200 specification for DDR-I 400 support. Covers all DDRI speed grades. Switching Characteristics When the input frequency is less than the operating frequency of the PLL, approximately 20MHz, the device will enter a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers, will detect the low frequency • • • CYCLE-CYCLE jitter :
ASM5CVF857-48VR
### 物料型号 - 型号:ASM5CVF857 - 版本:rev 1.2

### 器件简介 ASM5CVF857是一个2.5V供电的PLL时钟缓冲器,用于差分时钟输入和输出电平。该器件可以将差分时钟输入对(CLK_INT, CLK_INC)分发到十个差分时钟输出对(CLKT[0:9], CLKC[0:9])和一个差分反馈时钟输出对(FB_OUT, FB_OUTC)。时钟输出由输入时钟(CLK_INT, CLK_INC)、反馈时钟(FB_INT, FB_INC)、2.5V LVCMOS输入(PDB)和模拟电源输入(AVDD)控制。

### 引脚分配 - VDD:电源供电,2.5V - GND:地 - AVDD:模拟电源供电,2.5V - AGND:模拟地 - CLKT(9:0):差分输出对的“真”时钟 - CLKC(9:0):差分输出对的“互补”时钟 - CLK_INC:互补参考时钟输入 - CLK_INT:真参考时钟输入 - FB_OUTC:外部反馈的互补输出 - FB_OUTT:外部反馈的真输出 - FB_INT:提供反馈信号到内部PLL以与CLK_INT同步 - FB_INC:提供信号到内部PLL以与CLK_INC同步 - PDB:电源管理,低电平有效

### 参数特性 - 工作频率:60MHz – 200MHz - 差分时钟分布:1 to 10(SSTL_2) - 输入同步:反馈引脚 - 电源管理:PDB引脚 - 抗SSC输入:能够跟踪展宽频谱时钟(SSC)以降低EMI - 自动PD:输入信号移除时自动进入省电模式 - 静态相位偏移:提供不同选项以便于板级调整

### 功能详解 ASM5CVF857使用输入时钟和反馈时钟来提供高性能、低偏差、低抖动的输出差分时钟。该器件还支持展宽频谱钟(SSC),以降低电磁干扰(EMI)。工作温度范围为0°C至85°C。

### 应用信息 - DDR内存模块/零延迟板级扇出:与ASM4SSTVF16857、ASM4SSTVF16859和ASM4SSTVF32852一起提供完整的DDR DIMM逻辑解决方案。

### 封装信息 - 56-BALL BGA:56球BGA封装 - TSSOP:48引脚缩小型塑封带式封装 - TVSOP:48引脚缩小型塑封带式封装 - QFN:40引脚塑封四边扁平封装
ASM5CVF857-48VR 价格&库存

很抱歉,暂时无法提供与“ASM5CVF857-48VR”相匹配的价格&库存,您可以联系我们找货

免费人工找货