Compare PRO, STANDARD,
and LITE Editions
Intel® Quartus® Prime
Design Software
The Intel® Quartus® Prime Software is revolutionary in performance and productivity for FPGA, CPLD, and SoC designs,
providing a fast path to convert your concept into reality. The Intel Quartus Prime Software also supports many third-party
tools for synthesis, static timing analysis, board-level simulation, signal integrity analysis, and formal verification.
AVAILABILITY
PRO EDITION
($)
INTEL QUARTUS PRIME DESIGN SOFTWARE
Intel® Agilex™ series
Intel® Stratix® series
Device Support
Intel® Arria® series
Intel® Cyclone® series
Design Flow
Design Entry/Planning
Functional Simulation
Compilation
(Synthesis & Place and Route)
Timing and Power Verification
In-System Debug
Operating System (OS) Support
Price
Download
Intel® MAX® series
Partial reconfiguration
Block-based design
Incremental optimization
IV, V
10
II
II, V
10
IV, V
10 LP
10 GX
II, V, 10
STANDARD EDITION
($)
LITE EDITION
(FREE)
1
2
3
IP Base Suite
Available for
purchase
Intel® HLS Compiler
Platform Designer (Standard)
Platform Designer (Pro)
Design Partition Planner
Chip Planner
Interface Planner
Logic Lock regions
VHDL
Verilog
SystemVerilog
VHDL-2008
Questa*-Intel® FPGA Starter Edition software
Questa*-Intel® FPGA Edition software
Fitter (Place and Route)
Early placement
Register retiming
Fractal synthesis
Multiprocessor support
Timing Analyzer
Design Space Explorer II
Power Analyzer
Power and Thermal Calculator
Signal Tap Logic Analyzer
Transceiver toolkit
Intel Advanced Link Analyzer
Windows/Linux 64 bit support
5
6
Buy
Fixed - $3,995
Float - $4,995
Download Now
4
4
5
4
65
Buy
Fixed - $2,995
Float - $3,995
Download Now
Notes:
1. The only Arria II FPGA supported is the EP2AGX45 device.
2. The Intel Cyclone 10 GX device support is available for free in the Pro Edition software.
3. Available for Cyclone V and Stratix V devices only and requires a partial reconfiguration license.
4. Limited language support.
5. Requires an additional license.
6. Integrated in the Intel Quartus Prime Software and available as a standalone tool. Only supports Intel Agilex and Intel Stratix 10 devices.
Free
Download Now
ADDITIONAL DEVELOPMENT TOOLS
TOOLS
DESCRIPTION
Intel® FPGA SDK for OpenCLTM
• No additional licenses are required.
• Supported with the Intel Quartus Prime Pro/Standard Edition Software.
• The software installation file includes the Intel Quartus Prime Pro/Standard Edition Software and the OpenCL
software.
Intel HLS Compiler
• No additional license required.
• Now available as a separate download.
• Supported with the Intel Quartus Prime Pro Edition Software.
DSP Builder for Intel® FPGAs
• Additional licenses are required.
• DSP Builder for Intel FPGAs (Advanced Blockset only) is supported with the Intel Quartus Prime Pro Edition Software
for Intel Agilex, Intel Stratix 10, Intel Arria 10, and Intel Cyclone 10 GX devices.
Nios® II Embedded Design Suite
• No additional licenses are required.
• Supported with all editions of the Intel Quartus Prime Software.
• Includes Nios II software development tools and libraries.
Intel® SoC FPGA Embedded
Development Suite (SoC EDS)
• Requires additional licenses for Arm* Development Studio for Intel® SoC FPGA (Arm* DS for Intel® SoC FPGA).
• The SoC EDS Standard Edition is supported with the Intel Quartus Prime Lite/Standard Edition Software and the SoC
EDS Pro Edition is supported with the Intel Quartus Prime Pro Edition Software.
OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.
INTEL QUARTUS PRIME DESIGN SOFTWARE FEATURES SUMMARY
Interface Planner
Pin planner
Enables you to quickly create your I/O design using real time legality checks.
Eases the process of assigning and managing pin assignments for high-density and high-pin-count designs.
Platform Designer
Accelerates system development by integrating IP functions and subsystems (collection of IP functions) using a
hierarchical approach and a high-performance interconnect based on a network-on-a-chip architecture.
Off-the-shelf IP cores
Synthesis
Lets you construct your system-level design using IP cores from Intel and from Intel’s third-party IP partners.
Provides expanded language support for System Verilog and VHDL 2008.
Scripting support
Supports command-line operation and Tcl scripting.
Incremental optimization
Offers a faster methodology to converge to design sign-off. The traditional fitter stage is divided into finer stages for
more control over the design flow.
Partial reconfiguration
Creates a physical region on the FPGA that can be reconfigured to execute different functions. Synthesize, place, route,
close timing, and generate configuration bitstreams for the functions implemented in the region.
Block-based design flows
Intel® HyperflexTM FPGA Architecture
Physical synthesis
Provides flexibility of reusing timing-closed modules or design blocks across projects and teams.
Provides increased core performance and power efficiency for Intel Agilex and Intel Stratix 10 devices.
Uses post placement and routing delay knowledge of a design to improve performance.
Design space explorer (DSE)
Increases performance by automatically iterating through combinations of Intel Quartus Prime Software settings to find
optimal results.
Extensive cross-probing
Optimization advisors
Provides support for cross-probing between verification tools and design source files.
Provides design-specific advice to improve performance, resource usage, and power consumption.
Chip planner
Reduces verification time while maintaining timing closure by enabling small, post-placement and routing design
changes to be implemented in minutes.
Timing Analyzer
Provides native Synopsys Design Constraint (SDC) support and allows you to create, manage, and analyze complex timing
constraints and quickly perform advanced timing verification.
Signal Tap logic analyzer
Supports the most channels, fastest clock speeds, largest sample depths, and most advanced triggering capabilities
available in an embedded logic analyzer.
System Console
Enables you to easily debug your FPGA in real time using read and write transactions. It also enables you to quickly create
a GUI to help monitor and send data into your FPGA.
Power Analyzer
Enables you to analyze and optimize both dynamic and static power consumption accurately.
Design Assistant
A design rules checking tool that allows you to get to design closure faster by reducing the number of iterations needed and
by enabling faster iterations with targeted guidance provided by the tool at various stages of compilation.
Fractal synthesis
EDA partners
Enables the Intel Quartus Prime Software to efficiently pack arithmetic operations in FPGA’s logic resources resulting in
significantly improved performance.
Offers EDA software support for synthesis, functional and timing simulation, static timing analysis, board-level
simulation, signal integrity analysis, and formal verification. To see a complete list of partners, visit
www.intel.com/fpgaedapartners.
Getting Started Steps
Step 1: Download the free Intel Quartus Prime Lite Edition Software
www.intel.com/quartus
Step 2: Get oriented with the Intel Quartus Prime Software interactive tutorial
After installation, open the interactive tutorial on the welcome screen.
Step 3: Sign up for training
www.intel.com/fpgatraining
© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries.
Other names and brands may be claimed as the property of others.
SS-1006-21.3
很抱歉,暂时无法提供与“SWR-QII-SEPARATION”相匹配的价格&库存,您可以联系我们找货
免费人工找货