0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
AM29LV102BB-70JEB

AM29LV102BB-70JEB

  • 厂商:

    AMD(超威)

  • 封装:

  • 描述:

    AM29LV102BB-70JEB - 2 Megabit (256 K x 8-Bit) CMOS 3.0 Volt-only, Boot Sector 32-Pin Flash Memory - ...

  • 数据手册
  • 价格&库存
AM29LV102BB-70JEB 数据手册
ADVANCE INFORMATION Am29LV102B 2 Megabit (256 K x 8-Bit) CMOS 3.0 Volt-only, Boot Sector 32-Pin Flash Memory DISTINCTIVE CHARACTERISTICS s Single power supply operation — Full voltage range: 2.7 to 3.6 volt read and write operations for battery-powered applications — Regulated voltage range: 3.0 to 3.6 volt read and write operations and for compatibility with high performance 3.3 volt microprocessors s Manufactured on 0.35 µm process technology s High performance — Full voltage range: access times as fast as 70 ns — Regulated voltage range: access times as fast as 55 ns s Ultra low power consumption — Automatic sleep mode: 1 µA (typical values at 5 MHz) — Standby mode: 1 µA — Read mode: 7 mA — Program/erase mode: 15 mA s Flexible sector architecture — One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and three 64 Kbyte sectors — Any combination of sectors can be erased; supports full chip erase — Sector Protection features: Hardware method of locking a sector to prevent any program or erase operations within that sector Sectors can be locked via programming equipment s Unlock Bypass Program Command — Reduces overall programming time when issuing multiple program command sequences s Embedded Algorithms — Embedded Erase algorithms automatically preprogram and erase the entire chip or any combination of designated sectors — Embedded Program algorithms automatically writes and verifies data at specified addresses s Minimum 1,000,000 write/erase cycles guaranteed s Package option — 32-pin PLCC — 32-pin TSOP s Compatibility with JEDEC standards — Pinout and software compatible with singlepower supply Flash — Superior inadvertent write protection s Data# Polling and toggle bits — Provides a software method of detecting program or erase cycle completion s Erase Suspend/Resume — Supports reading data from or programming data to a sector not being erased This document contains information on a product under development at Advanced Micro Devices. The information is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed product without notice. 2/9/98 Publication# 21259 Rev: A Amendment/0 Issue Date: January 1998 Refer to AMD’s Website (www.amd.com) for the latest information. ADVANCE INFORMATION GENERAL DESCRIPTION The Am29LV102B is a single power supply, 2 Mbit, 3.0 Volt-only Flash memory device organized as 262,144 bytes. The data appears on DQ0-DQ7. The device is available in 32-pin PLCC and 32-pin TSOP packages. All read, erase, and program operations are accomplished using only a single power supply. The device can also be programmed in standard EPROM programmers. The device offers access times of 55, 70, 90, and 120 ns allowing high speed microprocessors to operate without wait states. To eliminate bus contention, the device has separate control pins—chip enable (CE#), write enable (WE#), and output enable (OE#)—to control normal read and write operations. The device requires only a single power supply (2.7 V–3.6V) for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. The device is entirely command set compatible with the JEDEC single-power-supply Flash standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine that controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from other Flash or EPROM devices. Device programming occurs by executing the program command sequence. This initiates the E mbedded Program algorithm—an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. The Unlock Bypass mode facilitates faster programming times by requiring only two write cycles to program data instead of four. Device erasure occurs by executing the erase command sequence. This initiates the Embedded Erase algorithm—an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. The host system can detect whether a program or erase operation is complete by reading the DQ7 (Data# Polling) and DQ6 (toggle) status bits. After a program or erase cycle has been completed, the device is ready to read array data or accept another command. The sector erase architecture allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The device is fully erased when shipped from the factory. Hardware data protection measures include a low VCC detector that automatically inhibits write operations during power transitions. The hardware sector protection feature disables both program and erase operations in any combination of the sectors of memory. This is achieved via programming equipment. The Erase Suspend feature enables the user to put erase on hold for any period of time to read data from, or program data to, any sector that is not selected for erasure. True background erase can thus be achieved. The device offers two power-saving features. When addresses have been stable for a specified amount of time, the device enters the a utomatic sleep mode. The system can also place the device into the standby mode. Power consumption is greatly reduced in both these modes. AMD’s Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a sector simultaneously via Fowler-Nordheim tunneling. The data is programmed using hot electron injection. 2 Am29LV102B 2/9/98 ADVANCE INFORMATION PRODUCT SELECTOR GUIDE Family Part Number Speed Options Regulated Voltage Range: VCC =3.0–3.6 V Full Voltage Range: VCC = 2.7–3.6 V Max access time, ns (tACC) Max CE# access time, ns (tCE) Max OE# access time, ns (tOE) 55 55 30 -55R -70 70 70 30 -90 90 90 30 -120 120 120 35 Am29LV102B Note: See “AC Characteristics” for full specifications. BLOCK DIAGRAM DQ0–DQ7 VCC VSS Erase Voltage Generator Input/Output Buffers Sector Switches WE# State Control Command Register PGM Voltage Generator Chip Enable Output Enable Logic STB Data Latch CE# OE# STB VCC Detector Timer Address Latch Y-Decoder Y-Gating X-Decoder Cell Matrix A0–A17 2/9/98 Am29LV102B 3 ADVANCE INFORMATION CONNECTION DIAGRAMS 4 3 2 1 32 31 30 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 VSS DQ3 DQ4 DQ1 DQ2 DQ5 DQ6 29 28 27 26 25 24 23 22 21 A14 A13 A8 A9 A11 OE# A10 CE# DQ7 32-Pin PLCC VCC A12 A15 WE# A17 A16 NC 21259A-2 4 Am29LV102B 2/9/98 ADVANCE INFORMATION CONNECTION DIAGRAMS A11 A9 A8 A13 A14 A17 WE# VCC NC A16 A15 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE# A10 CE# DQ7 DQ6 DQ5 DQ4 DQ3 VSS DQ2 DQ1 DQ0 A0 A1 A2 A3 32-pin Standard TSOP OE# A10 CE# DQ7 DQ6 DQ5 DQ4 DQ3 VSS DQ2 DQ1 DQ0 A0 A1 A2 A3 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32-Pin Reverse TSOP 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 A11 A9 A8 A13 A14 A17 WE# VCC NC A16 A15 A12 A7 A6 A5 A4 21259A-3 2/9/98 Am29LV102B 5 ADVANCE INFORMATION PIN CONFIGURATION A0–A17 = 18 address inputs DQ0–DQ7 = 8 data inputs/outputs CE# OE# WE# VCC = Chip enable = Output enable = Write enable = 3.0 volt-only single power supply (see Product Selector Guide for speed options and voltage supply tolerances) = Device ground LOGIC SYMBOL 18 A0–A17 DQ0–DQ7 8 CE# OE# WE# VSS 6 Am29LV102B 2/9/98 ADVANCE INFORMATION ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. Am29LV102B T -55R E C OPTIONAL PROCESSING Blank = Standard Processing B = Burn-in (Contact an AMD representative for more information) TEMPERATURE RANGE C = Commercial (0°C to +70°C) I = Industrial (–40°C to +85°C) E = Extended (–55°C to +125°C) PACKAGE TYPE J = 32-Pin Plastic Leaded Chip Carrier (PL 032) E = 32-Pin Thin Small Outline Package (TSOP) Standard Pinout (TS 032) F = 32-Pin Thin Small Outline Package (TSOP) Reverse Pinout (TSR032) SPEED OPTION See Product Selector Guide and Valid Combinations BOOT CODE SECTOR ARCHITECTURE T = Top Sector B = Bottom Sector DEVICE NUMBER/DESCRIPTION Am29LV102B 2 Megabit (256 K x 8-Bit) CMOS Flash Memory 3.0 Volt-only Read, Program, and Erase Valid Combinations Am29LV102B-55R Am29LV102B-70 Am29LV102B-90 Am29LV102B-120 JC, JI, EC, EI, FC, FI JC, JI, JE, EC, EI, EE, FC, FI, FE Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. Trademarks Copyright © 1998 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD logo, and combinations thereof are registered trademarks of Advanced Micro Devices, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies. 2/9/98 Am29LV102B 7
AM29LV102BB-70JEB 价格&库存

很抱歉,暂时无法提供与“AM29LV102BB-70JEB”相匹配的价格&库存,您可以联系我们找货

免费人工找货