AOZ1021
EZBuck™ 3A Synchronous Buck Regulator
Not Recommended For New Designs
Features
The AOZ1021 is a synchronous high efficiency, simple
to use, 3A buck regulator. The AOZ1021 works from a
4.5V to 16V input voltage range, and provides up to 3A
of continuous output current with an output voltage
adjustable down to 0.8V.
●
4.5V to 16V operating input voltage range
●
Synchronous rectification: 100mΩ internal high-side
switch and 20mΩ Internal low-side switch
●
High efficiency: up to 95%
●
Internal soft start
●
1.5% initial output accuracy
●
Output voltage adjustable to 0.8V
●
3A continuous output current
●
Fixed 500kHz PWM operation
●
Cycle-by-cycle current limit
●
Pre-bias start-up
●
Short-circuit protection
●
Thermal shutdown
●
Small size SO-8 package
ig
es
D
ew
Fo
r
Replacement Part:
AOZ3013PI (same package)
AOZ3103DI (smaller package)
N
The AOZ1021 comes in an SO-8 packages and is rated
over a -40°C to +85°C ambient temperature range.
ns
General Description
Applications
Point of load DC/DC conversion
●
PCIe graphics cards
●
Set top boxes
●
DVD drives and HDD
●
LCD panels
●
Cable modems
●
Telecom/networking/datacom equipment
ec
Typical Application
om
m
en
de
d
●
C1
22μF
Ceramic
10kΩ
VIN
N
ot
R
VIN
EN
L1 4.7μH
AOZ1021
R1
COMP
RC
CC
VOUT
LX
C2, C3
22μF Ceramic
FB
AGND
PGND
R2
Figure 1. 3.3V/3A Buck Regulator
Rev. 1.7 November 2010
www.aosmd.com
Page 1 of 15
AOZ1021
Ordering Information
Part Number
Ambient Temperature Range
Package
Environmental
AOZ1021AI
-40°C to +85°C
SO-8
RoHS
AOZ1021AIL
-40°C to +85°C
SO-8
Green Product
AOS Green Products use reduced levels of Halogens, and are also RoHS compliant.
Please visit www.aosmd.com/web/quality/rohs_compliant.jsp for additional information.
ns
Pin Configuration
1
8
LX
VIN
2
7
LX
AGND
3
6
EN
FB
4
5
COMP
ew
D
es
ig
PGND
SO-8
N
(Top View)
VIN
3
AGND
4
FB
5
COMP
6
EN
7, 8
LX
Supply voltage input. When VIN rises above the UVLO threshold the device starts up.
Reference connection for controller section. Also used as thermal connection for controller section.
Electrically needs to be connected to PGND.
The FB pin is used to determine the output voltage via a resistor divider between the output and
GND.
External loop compensation pin.
The enable pin is active HIGH. Connect 10kΩ resistor between this pin and VIN if not used. Do not
leave it open.
PWM outputs connection to inductor.
N
ot
R
ec
2
Power ground. Electrically needs to be connected to AGND.
d
PGND
de
1
Pin Function
en
Pin Name
om
m
Pin Number
Fo
r
Pin Description
Rev. 1.7 November 2010
www.aosmd.com
Page 2 of 15
AOZ1021
Block Diagram
VIN
UVLO
& POR
EN
Internal
+5V
5V LDO
Regulator
OTP
+
ISen
ns
–
Reference
& Bias
Softstart
Q1
ig
ILimit
FB
–
–
Level
Shifter
+
FET
Driver
PWM
Control
Logic
PWM
Comp
ew
+
D
EAmp
es
+
+
0.8V
Oscillator
Fo
r
+
Frequency
Foldback
Comparator
–
d
0.2V
AGND
de
en
Absolute Maximum Ratings
ec
LX to AGND
ot
COMP to AGND
R
EN to AGND
FB to AGND
om
m
Supply Voltage (VIN)
PGND to AGND
Parameter
18V
Output Voltage Range
-0.3V to VIN+0.3V
Ambient Temperature (TA)
-0.3V to 6V
-0.3V to 6V
-0.3V to 0.3V
Storage Temperature (TS)
-65°C to +150°C
N
Supply Voltage (VIN)
-0.7V to VIN+0.3V
+150°C
2.0kV
Note:
1. Devices are inherently ESD sensitive, handling precautions are
required. Human body model rating: 1.5kΩ in series with 100pF.
Rev. 1.7 November 2010
The device is not guaranteed to operate beyond the Maximum
Recommended Operating Conditions.
Rating
Junction Temperature (TJ)
ESD Rating(1)
PGND
Recommended Operating Conditions
Exceeding the Absolute Maximum Ratings may damage the
device.
Parameter
Q2
N
COMP
LX
Rating
4.5V to 16V
0.8V to VIN
-40°C to +85°C
Package Thermal Resistance (ΘJA)(2)
SO-8
87°C/W
Package Thermal Resistance (ΘJC)
SO-8
30°C/W
Package Power Dissipation (PD)
@ 25°C Ambient
SO-8
1.15W
Note:
2. The value of ΘJA is measured with the device mounted on 1-in2
FR-4 board with 2oz. Copper, in a still air environment with
TA = 25°C. The value in any given application depends on the
user's specific board design.
www.aosmd.com
Page 3 of 15
AOZ1021
Electrical Characteristics
TA = 25°C, VIN = VEN = 12V, VOUT = 3.3V unless otherwise specified.(3)
Symbol
IIN
IOFF
VFB
Min.
Supply Voltage
4.5
Supply Current (Quiescent)
IOUT = 0, VFB = 1.2V, VEN > 1.2V
1.6
2.5
mA
Shutdown Supply Current
VEN = 0V
3
20
µA
Feedback Voltage
TA = 25°C
0.5
%
Line Regulation
1
%
0.788
es
Off Threshold
ew
N
Minimum Duty Cycle
GVEA
Error Amplifier Voltage Gain
GEA
Error Amplifier Transconductance
Current Limit
om
m
Soft Start Interval
en
Over-Temperature Shutdown Limit
PWM OUTPUT STAGE
High-Side Switch On-Resistance
ec
de
PROTECTION
0.6
350
500
nA
V
mV
600
100
kHz
%
6
%
500
V/ V
200
µA / V
3.5
5.0
TJ Rising
150
TJ Falling
100
3
V
A
°C
5
6.5
VIN = 12V
97
130
VIN = 5V
166
200
VIN = 12V
18
23
VIN = 5V
30
36
ms
mΩ
mΩ
R
Low-Side Switch On-Resistance
200
100
d
Fo
r
DMIN
0.812
2
EN Input Hysteresis
Maximum Duty Cycle
0.8
D
EN Input Threshold
DMAX
tSS
V
Load Regulation
Frequency
ILIM
V
3.7
MODULATOR
fO
16
4.1
On Threshold
VHYS
Units
VIN Rising
ENABLE
VEN
Max.
VIN Falling
Input Under-Voltage Lockout Threshold
Feedback Voltage Input Current
IFB
Typ.
ns
VUVLO
Conditions
ig
VIN
Parameter
N
ot
Note:
3. Specifications in BOLD indicate an ambient temperature range of -40°C to +85°C. These specifications are guaranteed by design.
Rev. 1.7 November 2010
www.aosmd.com
Page 4 of 15
AOZ1021
Typical Performance Characteristics
Circuit of Figure 1. TA = 25°C, VIN = VEN = 12V, VOUT = 3.3V unless otherwise specified.
Light Load Operation
Full Load (CCM) Operation
Vin ripple
0.1V/div
Vin ripple
0.1V/div
Vo ripple
20mV/div
ns
Vo ripple
20mV/div
IL
1A/div
VLX
10V/div
es
ig
IL
1A/div
1s/div
Startup to Full Load
Short Circuit Protection
N
ew
D
1s/div
VLX
10V/div
Fo
r
Vin
10V/div
Vo
2V/div
de
d
Vo
2V/div
om
m
en
lin
1A/div
1ms/div
50% to 100% Load Transient
IL
2A/div
4ms/div
Short Circuit Recovery
Vo ripple
100mV/div
VLX
10V/div
ot
R
ec
VLX
10V/div
Vo
2V/div
N
lo
1A/div
IL
2A/div
100s/div
Rev. 1.7 November 2010
10ms/div
www.aosmd.com
Page 5 of 15
AOZ1021
Efficiency
AOZ1021 Efficiency
Efficiency (VIN = 5V) vs. Load Current
3.3V OUTPUT
90
85
1.8V OUTPUT
80
1.2V OUTPUT
85
80
75
75
70
70
65
1.8V
ns
Efficieny (%)
3.3V OUTPUT
ig
90
Efficieny (%)
95
5.0V OUTPUT
es
95
100
65
0.5
1.0
1.5
2.0
2.5
0
3.0
0.5
1.0
ew
0
D
100
AOZ1021 Efficiency
Efficiency (VIN = 12V) vs. Load Current
1.5
2.0
2.5
3.0
75
85
Load Current (A)
N
Load Current (A)
Fo
r
Thermal Derating Curves
Derating Curve at 5V/6V Input
Derating Curve at 12 Input
3.3
en
1.8V
OUTPUT
1.2V OUTPUT
3
om
m
Output Current (IO)
4
2
25
35
R
0
45
55
3.1
1.2V, 1.8V, 3.3V, 5.0V OUTPUT
3.0
2.9
ec
1
3.3V
OUTPUT
3.2
Output Current (IO)
de
d
5
2.8
65
75
85
25
35
45
55
65
Ambient Temperature (TA)
N
ot
Ambient Temperature (TA)
Rev. 1.7 November 2010
www.aosmd.com
Page 6 of 15
AOZ1021
Detailed Description
The AOZ1021 is a current-mode, step down regulator with
integrated high-side PMOS switch and a low-side NMOS
switch. It operates from a 4.5V to 16V input voltage range
and supplies up to 3A of load current. The duty cycle
can be adjusted from 6% to 100% allowing a wide output
voltage range. Features include enable control, Power-On
Reset, input under voltage lockout, output over voltage
protection, active high power good state, fixed internal
soft-start and thermal shut down.
The AOZ1021 uses a P-Channel MOSFET as the highside switch. It saves the bootstrap capacitor normally
seen in a circuit which is using an NMOS switch. It allows
100% turn-on of the high-side switch to achieve linear
regulation mode of operation. The minimum voltage drop
from VIN to VO is the load current x DC resistance of
MOSFET + DC resistance of buck inductor. It can be
calculated by the equation below:
es
D
where;
VO_MAX is the maximum output voltage,
ew
VIN is the input voltage from 4.5V to 16V,
IO is the output current from 0A to 3A, and
RDS(ON) is the on resistance of internal MOSFET, the value is
between 97mΩ and 200mΩ depending on input voltage and
junction temperature.
Switching Frequency
The AOZ1021 switching frequency is fixed and set by
an internal oscillator. The practical switching frequency
could range from 350kHz to 600kHz due to device
variation.
Steady-State Operation
en
de
d
The EN pin of the AOZ1021 is active HIGH. Connect 10kΩ
resistor between this pin and VIN if not used. Pulling EN to
ground will disable the AOZ1021. Do not leave it open.
The voltage on the EN pin must be above 2V to enable
the AOZ1021. When voltage on the EN pin falls below
0.6V, the AOZ1021 is disabled. If an application circuit
requires the AOZ1021 to be disabled, an open drain or
open collector circuit should be used to interface to the
EN pin.
V O_MAX = V IN – I O × R DS ( ON )
N
The AOZ1021 has an internal soft start feature to limit
in-rush current and ensure the output voltage ramps up
smoothly to regulation voltage. A soft start process
begins when the input voltage rises to 4.1V and voltage
on EN pin is HIGH. In the soft start process, the output
voltage is typically ramped to regulation voltage in 4ms.
The 4ms soft start time is set internally.
Fo
r
Enable and Soft Start
ig
ns
The AOZ1021 is available in an SO-8 package.
Comparing with regulators using freewheeling Schottky
diodes, the AOZ1021 uses freewheeling NMOSFET to
realize synchronous rectification. It greatly improves the
converter efficiency and reduces power loss in the
low-side switch.
om
m
Under steady-state conditions, the converter operates in
fixed frequency and Continuous-Conduction Mode
(CCM).
N
ot
R
ec
The AOZ1021 integrates an internal P-MOSFET as the
high-side switch. Inductor current is sensed by amplifying
the voltage drop across the drain to source of the high
side power MOSFET. Output voltage is divided down by
the external voltage divider at the FB pin. The difference
of the FB pin voltage and reference is amplified by the
internal transconductance error amplifier. The error
voltage, which shows on the COMP pin, is compared
against the current signal, which is sum of inductor
current signal and ramp compensation signal, at the
PWM comparator input. If the current signal is less than
the error voltage, the internal high-side switch is on. The
inductor current flows from the input through the inductor
to the output. When the current signal exceeds the error
voltage, the high-side switch is off. The inductor current
is freewheeling through the internal low-side N-MOSFET
switch to output. The internal adaptive FET driver
guarantees no turn on overlap of both high-side and
low-side switch.
Rev. 1.7 November 2010
Output Voltage Programming
Output voltage can be set by feeding back the output to
the FB pin by using a resistor divider network. See the
application circuit shown in Figure 1. The resistor divider
network includes R1 and R2. Usually, a design is started
by picking a fixed R2 value and calculating the required
R1 with equation below:
R 1⎞
⎛
V O = 0.8 × ⎜ 1 + -------⎟
R 2⎠
⎝
Some standard value of R1, R2 and most used output
voltage values are listed in Table 1.
VO (V)
R1 (kΩ)
R2 (kΩ)
0.8
1.2
1.5
1.8
2.5
3.3
5.0
1.0
4.99
10
12.7
21.5
31.1
52.3
open
10
11.5
10.2
10
10
10
www.aosmd.com
Page 7 of 15
AOZ1021
Since the switch duty cycle can be as high as 100%, the
maximum output voltage can be set as high as the input
voltage minus the voltage drop on upper PMOS and
inductor.
Protection Features
The basic AOZ1021 application circuit is show in
Figure 1. Component selection is explained below.
Input Capacitor
The input capacitor must be connected to the VIN pin and
PGND pin of AOZ1021 to maintain steady input voltage
and filter out the pulsing input current. The voltage rating
of input capacitor must be greater than maximum input
voltage plus ripple voltage.
The input ripple voltage can be approximated by equation below:
ig
The AOZ1021 has multiple protection features to prevent
system circuit damage under abnormal conditions.
Application Information
ns
The combination of R1 and R2 should be large enough to
avoid drawing excessive current from the output, which
will cause power loss.
es
D
ew
Since the input current is discontinuous in a buck
converter, the current stress on the input capacitor is
another concern when selecting the capacitor. For a
buck circuit, the RMS value of input capacitor current
can be calculated by:
VO ⎛
VO ⎞
- ⎜ 1 – --------⎟
I CIN_RMS = I O × -------V IN ⎝
V IN⎠
om
m
Power-On Reset (POR)
en
de
d
When the output is shorted to ground under fault
conditions, the inductor current decays very slow during
a switching cycle because of VO = 0V. To prevent catastrophic failure, a secondary current limit is designed
inside the AOZ1021. The measured inductor current is
compared against a preset voltage which represents the
current limit, between 3.5A and 5.0A. When the output
current is more than current limit, the high side switch will
be turned off. The converter will initiate a soft start once
the over-current condition is resolved.
IO
VO ⎞ VO
⎛
ΔV IN = ----------------- × ⎜ 1 – ---------⎟ × --------f × C IN ⎝
V IN⎠ V IN
N
The sensed inductor current signal is also used for
over current protection. Since the AOZ1021 employs
peak current mode control, the COMP pin voltage is
proportional to the peak inductor current. The COMP pin
voltage is limited to be between 0.4V and 2.5V internally.
The peak inductor current is automatically limited cycle
by cycle.
Fo
r
Over Current Protection (OCP)
The relation between the input capacitor RMS current
and voltage conversion ratio is calculated and shown in
Figure 2 below. It can be seen that when VO is half of VIN,
CIN is under the worst current stress. The worst current
stress on CIN is 0.5 x IO.
0.5
R
Thermal Protection
VO
-------- = m
V IN
ec
A power-on reset circuit monitors the input voltage.
When the input voltage exceeds 4.1V, the converter
starts operation. When input voltage falls below 3.7V,
the converter shuts down.
if we let m equal the conversion ratio:
N
ot
An internal temperature sensor monitors the junction
temperature. It shuts down the internal control circuit and
high side PMOS if the junction temperature exceeds
150°C. The regulator will restart automatically under the
control of soft-start circuit when the junction temperature
decreases to 100°C.
0.4
ICIN_RMS(m) 0.3
IO
0.2
0.1
0
0
0.5
m
1
Figure 2. ICIN vs. Voltage Conversion Ratio
Rev. 1.7 November 2010
www.aosmd.com
Page 8 of 15
AOZ1021
The selected output capacitor must have a higher rated
voltage specification than the maximum desired output
voltage including ripple. De-rating needs to be considered for long term reliability.
Output ripple voltage specification is another important
factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by
inductor value, switching frequency, output capacitor
value and ESR. It can be calculated by the equation
below:
ns
For reliable operation and best performance, the input
capacitors must have current rating higher than ICIN_RMS
at worst operating conditions. Ceramic capacitors are
preferred for input capacitors because of their low ESR
and high current rating. Depending on the application
circuits, other low ESR tantalum capacitor may also be
used. When selecting ceramic capacitors, X5R or X7R
type dielectric ceramic capacitors should be used for
their better temperature and voltage characteristics.
Note that the ripple current rating from capacitor manufactures are based on certain amount of life time.
Further de-rating may be necessary in practical design.
1
ΔV O = ΔI L × ⎛ ESR CO + -------------------------⎞
⎝
8×f×C ⎠
Inductor
es
CO is output capacitor value, and
D
ESRCO is the equivalent series resistance of the output
capacitor.
N
When low ESR ceramic capacitor is used as output
capacitor, the impedance of the capacitor at the switching
frequency dominates. Output ripple is mainly caused by
capacitor value and inductor ripple current. The output
ripple voltage calculation can be simplified to:
The peak inductor current is:
Fo
r
ΔI L
I Lpeak = I O + -------2
1
ΔV O = ΔI L × ⎛ -------------------------⎞
⎝8 × f × C ⎠
O
d
om
m
en
de
High inductance gives low inductor ripple current but
requires larger size inductor to avoid saturation. Low
ripple current reduces inductor core losses. It also
reduces RMS current through inductor and switches,
which results in less conduction loss. Usually, peak to
peak ripple current on inductor is designed to be 20%
to 30% of output current.
ec
When selecting the inductor, make sure it is able to
handle the peak current without saturation even at the
highest operating temperature.
R
The inductor takes the highest current in a buck circuit.
The conduction loss on inductor need to be checked for
thermal and efficiency requirements.
N
ot
Surface mount inductors in different shape and styles are
available from Coilcraft, Elytone and Murata. Shielded
inductors are small and radiate less EMI noise. But they
cost more than unshielded inductors. The choice
depends on EMI requirement, price and size.
Output Capacitor
The output capacitor is selected based on the DC output
voltage rating, output ripple voltage specification and
ripple current rating.
Rev. 1.7 November 2010
where,
ew
VO ⎛
VO ⎞
-⎟
ΔI L = ----------- × ⎜ 1 – -------f×L ⎝
V IN⎠
ig
O
The inductor is used to supply constant current to output
when it is driven by a switching voltage. For given input
and output voltage, inductance and switching frequency
together decide the inductor ripple current, which is:
If the impedance of ESR at switching frequency
dominates, the output ripple voltage is mainly decided
by capacitor ESR and inductor ripple current. The output
ripple voltage calculation can be further simplified to:
ΔV O = ΔI L × ESR CO
For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of
ceramic, or other low ESR tantalum are recommended to
be used as output capacitors.
In a buck converter, output capacitor current is continuous.
The RMS current of output capacitor is decided by the
peak to peak inductor ripple current. It can be calculated
by:
ΔI L
I CO_RMS = ---------12
Usually, the ripple current rating of the output capacitor is
a smaller issue because of the low current stress. When
the buck inductor is selected to be very small and inductor ripple current is high, the output capacitor could be
overstressed.
www.aosmd.com
Page 9 of 15
AOZ1021
The AOZ1021 employs peak current mode control for
easy use and fast transient response. Peak current mode
control eliminates the double pole effect of the output
L&C filter. It greatly simplifies the compensation loop
design.
With peak current mode control, the buck power stage
can be simplified to be a one-pole and one-zero system
in frequency domain. The pole is the dominant pole can
be calculated by:
Usually, it is recommended to set the bandwidth to be
equal or less than 1/10 of switching frequency. The
AOZ1021 operates at a frequency range from 350kHz
to 600kHz. It is recommended to choose a crossover
frequency equal or less than 40kHz.
The zero is an ESR zero due to output capacitor and its
ESR. It is can be calculated by:
es
ig
1
f p1 = ----------------------------------2π × C O × R L
To design the compensation circuit, a target crossover
frequency fC for close loop must be selected. The system
crossover frequency is where control loop has unity gain.
The crossover is the also called the converter bandwidth.
Generally a higher bandwidth means faster response to
load transient. However, the bandwidth should not be too
high because of system stability concern. When designing the compensation loop, converter stability under all
line and load condition must be considered.
ns
Loop Compensation
f C = 40kHz
D
The strategy for choosing RC and CC is to set the
cross over frequency with RC and set the compensator
zero with CC. Using selected crossover frequency, fC,
to calculate R3:
ew
1
f Z1 = -----------------------------------------------2π × C O × ESR CO
where;
VO
2π × C 2
R C = f C × ---------- × -----------------------------G ×G
V
N
CO is the output filter capacitor,
ESRCO is the equivalent series resistance of output capacitor.
FB
EA
CS
where;
where fC is desired crossover frequency. For best performance,
fC is set to be about 1/10 of switching frequency,
om
m
en
de
d
The compensation design is actually to shape the
converter control loop transfer function to get the desired
gain and phase. Several different types of compensation
network can be used for the AOZ1021. In most cases, a
series capacitor and resistor network connected to the
COMP pin sets the pole-zero and is adequate for a stable
high-bandwidth control loop.
Fo
r
RL is load resistor value, and
ec
In the AOZ1021, FB pin and COMP pin are the inverting
input and the output of internal error amplifier. A series R
and C compensation network connected to COMP
provides one pole and one zero. The pole is:
GEA is the error amplifier transconductance, which is 200 x 10-6
A/V, and
GCS is the current sense circuit transconductance, which is 6.68
A/V
The compensation capacitor CC and resistor RC together
make a zero. This zero is put somewhere close to the
dominate pole fp1 but lower than 1/5 of selected
crossover frequency. C2 can is selected by:
1.5
C C = ----------------------------------2π × R C × f p1
R
G EA
f p2 = ------------------------------------------2π × C C × G VEA
The above equation can be simplified to:
ot
where;
VFB is 0.8V,
N
GEA is the error amplifier transconductance, which is 200 x 10-6
A/V,
GVEA is the error amplifier voltage; and
C2 is compensation capacitor in Figure 1.
The zero given by the external compensation network,
capacitor C2 and resistor R3, is located at:
CO × RL
C C = --------------------RC
An easy-to-use application software which helps to
design and simulate the compensation loop can be found
at www.aosmd.com.
1
f Z2 = ----------------------------------2π × C C × R C
Rev. 1.7 November 2010
www.aosmd.com
Page 10 of 15
AOZ1021
P total_loss = V IN × I IN – V O × I O
The power dissipation of inductor can be approximately
calculated by output current and DCR of inductor.
ns
ig
es
3. A ground plane is suggested. If a ground plane is
not used, separate PGND from AGND and connect
them only at one point to avoid the PGND pin noise
coupling to the AGND pin.
4. Make the current trace from the LX pins to L to CO to
the PGND as short as possible.
5. Pour copper plane on all unused board area and
connect it to stable DC nodes, like VIN, GND or VOUT.
6. The LX pins are connected to internal PFET drain.
They are a low resistance thermal conduction path
and the most noisy switching node. Connect a
copper plane to the LX pins to help thermal
dissipation. This copper plane should not be too
large otherwise switching noise may be coupled to
other parts of the circuit.
de
d
P inductor_loss = IO2 × R inductor × 1.1
2. Input capacitor should be connected as close as
possible to the VIN pin and the PGND pin.
D
In the AOZ1021 buck regulator circuit, the major power
dissipating components are the AOZ1021 and the output
inductor. The total power dissipation of converter circuit
can be measured by input power minus output power.
1. Do not use thermal relief connection to the VIN
and the PGND pin. Pour a maximized copper area
to the PGND pin and the VIN pin to help thermal
dissipation.
ew
In PCB layout, minimizing the two loops area reduces the
noise of this circuit and improves efficiency. A ground
plane is strongly recommended to connect input capacitor, output capacitor, and PGND pin of the AOZ1021.
The AOZ1021A is a standard SO-8 package. Layout tips
are listed below for the best electric and thermal
performance. Figure 3 illustrates a PCB layout example
of the AOZ1021A.
N
In the AOZ1021 buck regulator circuit, high pulsing
current flows through two circuit loops. The first loop
starts from the input capacitors, to the VIN pin, to the LX
pins, to the filter inductor, to the output capacitor and
load, and then return to the input capacitor through
ground. Current flows in the first loop when the high side
switch is on. The second loop starts from inductor, to the
output capacitors and load, to the low-side NMOSFET.
Current flows in the second loop when the low-side
NMOSFET is on.
The thermal performance of the AOZ1021 is strongly
affected by the PCB layout. Extra care should be taken
by users during design process to ensure that the IC
will operate under the recommended environmental
conditions.
Fo
r
Thermal Management and Layout
Consideration
en
The actual junction temperature can be calculated with
power dissipation in the AOZ1021 and thermal impedance from junction to ambient.
om
m
T junction = ( P total_loss – P inductor_loss ) × Θ JA
N
ot
R
ec
The maximum junction temperature of AOZ1021 is
150°C, which limits the maximum load current capability.
Please see the thermal de-rating curves for maximum
load current of the AOZ1021 under different ambient
temperature.
7. Keep sensitive signal traces far away from the LX
pins.
Rev. 1.7 November 2010
www.aosmd.com
Page 11 of 15
AGND 3
6 EN
Fo
r
Rc
Cc
R2
N
5 COMP
FB 4
ew
D
Cd
7 LX
es
L1
VIN 2
C3
ig
8 LX
PGND 1
C1
ns
C2
AOZ1021
d
R1
de
Vo
N
ot
R
ec
om
m
en
Figure 3. AOZ1021A (SO-8) PCB Layout
Rev. 1.7 November 2010
www.aosmd.com
Page 12 of 15
AOZ1021
Package Dimensions, SO-8L
D
Gauge Plane
Seating Plane
e
0.25
8
E1
ew
D
h x 45°
1
es
ig
E
ns
L
Fo
r
N
7° (4x)
C
θ
A2 A
0.1
om
m
en
de
d
A1
b
R
ec
2.20
5.74
N
ot
1.27
0.80
Unit: mm
Dimensions in millimeters
Symbols
A
Min.
1.35
A1
A2
0.10
1.25
b
c
D
0.31
0.17
4.80
E1
e
E
3.80
h
L
θ
Nom.
Max.
1.65
—
1.50
—
1.75
—
4.90
0.25
5.00
0.25
1.65
0.51
3.90
4.00
1.27 BSC
5.80
6.00
6.20
0.25
—
0.50
0.40
—
1.27
0°
—
8°
Dimensions in inches
Symbols
A
Min.
0.053
Nom.
0.065
Max.
0.069
A1
A2
0.004
0.049
—
0.059
0.010
0.065
b
c
D
0.012
0.007
0.189
—
—
0.193
0.020
0.010
0.197
E1
e
E
0.150
h
L
0.010
0.016
—
—
0.020
0.050
θ
0°
—
8°
0.154 0.157
0.050 BSC
0.228 0.236 0.244
Notes:
1. All dimensions are in millimeters.
2. Dimensions are inclusive of plating
3. Package body sizes exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 6 mils.
4. Dimension L is measured in gauge plane.
5. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.
Rev. 1.7 November 2010
www.aosmd.com
Page 13 of 15
AOZ1021
Tape and Reel Dimensions
SO-8 Carrier Tape
P1
D1
See Note 3
P2
T
See Note 5
E1
E2
See Note 3
B0
A0
D0
P0
Feeding Direction
Unit: mm
K0
2.10
±0.10
D0
1.60
±0.10
D1
1.50
±0.10
E
12.00
±0.10
E2
5.50
±0.10
E1
1.75
±0.10
P0
8.00
±0.10
P2
2.00
±0.10
P1
4.00
±0.10
T
0.25
±0.10
D
B0
5.20
±0.10
SO-8 Reel
N
ew
A0
6.40
±0.10
Package
SO-8
(12mm)
es
K0
ig
ns
E
Fo
r
W1
N
K
de
M
V
om
m
en
R
S
d
G
W
W1
17.40
±1.00
K
H
10.60
ø13.00
+0.50/-0.20
S
2.00
±0.50
G
—
R
—
V
—
SO-8 Tape
R
ec
W
N
Tape Size Reel Size
M
12mm
ø330
ø330.00 ø97.00 13.00
±0.10 ±0.30
±0.50
H
N
ot
Leader/Trailer
& Orientation
Trailer Tape
300mm min. or
75 empty pockets
Rev. 1.7 November 2010
Components Tape
Orientation in Pocket
www.aosmd.com
Leader Tape
500mm min. or
125 empty pockets
Page 14 of 15
AOZ1021
Part Marking
AOZ1021AI
Z1021AI
FAYWLT
es
ig
ns
Part Number Code
D
Assembly Lot Code
Fab & Assembly Location
ew
Year & Week Code
d
Z1021AI
Fo
r
N
AOZ1021AIL
om
m
en
de
FAYWLT
Underscore denotes Green Product
Part Number Code
Assembly Lot Code
Fab & Assembly Location
ec
Year & Week Code
R
This data sheet contains preliminary data; supplementary data may be published at a later date.
Alpha & Omega Semiconductor reserves the right to make changes at any time without notice.
ot
LIFE SUPPORT POLICY
N
ALPHA & OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL
COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.
As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant into
the body or (b) support or sustain life, and (c) whose
failure to perform when properly used in accordance
with instructions for use provided in the labeling, can be
reasonably expected to result in a significant injury of
the user.
Rev. 1.7 November 2010
2. A critical component in any component of a life
support, device, or system whose failure to perform can
be reasonably expected to cause the failure of the life
support device or system, or to affect its safety or
effectiveness.
www.aosmd.com
Page 15 of 15