0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
AT24C16BD3-DH-T

AT24C16BD3-DH-T

  • 厂商:

    ATMEL(爱特梅尔)

  • 封装:

  • 描述:

    AT24C16BD3-DH-T - Two-wire Serial EEPROM - ATMEL Corporation

  • 数据手册
  • 价格&库存
AT24C16BD3-DH-T 数据手册
1. Features • Low-voltage and Standard-voltage Operation – 1.8 (VCC = 1.8V to 5.5V) Internally Organized 2048 x 8 (16K) Two-wire Serial Interface Schmitt Trigger, Filtered Inputs for Noise Suppression Bidirectional Data Transfer Protocol 1 MHz (5V, 2.5V), 400 kHz (1.8V) Compatibility Write Protect Pin for Hardware Data Protection 16-byte Page (16K) Write Modes Partial Page Writes Allowed Self-timed Write Cycle (5 ms max) High-reliability – Endurance: 1 Million Write Cycles – Data Retention: 100 Years • 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead Ultra-Thin Mini-MAP (MLP 2x3), 5-lead SOT23, 8-lead Ultra Lead Frame Land Grid Array (ULA), 8-lead TSSOP and 8-ball dBGA2 Packages • Lead-free/Halogen-free • Die Sales: Wafer Form, Tape and Reel, and Bumped Wafers • • • • • • • • • • Two-wire Serial EEPROM 16K (2048 x 8) AT24C16B 2. Description The AT24C16B provides 16384 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 2048 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT24C16B is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 5-lead SOT23, 8-lead Ultra Lead Frame Land Grid Array (ULA), 8-lead TSSOP, and 8-ball dBGA2 packages and is accessed via a Two-wire serial interface. In addition, the AT24C16B is available in 1.8V (1.8V to 5.5V) version. Table 2-1. Pin Name NC SDA SCL WP GND VCC Pin Configuration Function No Connect Serial Data Serial Clock Input Write Protect Ground Power Supply 8-lead Ultra Thin Mini-MAP (MLP 2x3) VCC WP SCL SDA 8 7 6 5 1 2 3 4 NC NC NC GND 8-ball dBGA2 VCC WP SCL SDA 8 7 6 5 NC NC 3 NC 4 GND 1 2 Bottom View 8-lead TSSOP NC NC NC GND 1 2 3 4 8 7 6 5 VCC WP SCL SDA NC NC NC GND Bottom View 8-lead SOIC 1 2 3 4 8 7 6 5 VCC WP SCL SDA 8-lead Ultra Lead Frame Land Grid Array (ULA) VCC WP SCL SDA 8 7 6 5 1 2 3 4 NC NC NC GND 5-lead SOT23 SCL GND SDA 1 2 3 4 VCC 5 WP 8-lead PDIP NC NC NC GND 1 2 3 4 8 7 6 5 VCC WP SCL SDA 5175D–SEEPR–6/08 Bottom View Absolute Maximum Ratings Operating Temperature..................................–55°C to +125°C Storage Temperature .....................................–65°C to +150°C Voltage on Any Pin with Respect to Ground .................................... –1.0V to +7.0V Maximum Operating Voltage .......................................... 6.25V DC Output Current........................................................ 5.0 mA *NOTICE: Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Figure 2-1. Block Diagram VCC GND WP SCL SDA START STOP LOGIC LOAD DEVICE ADDRESS COMPARATOR R/W COMP SERIAL CONTROL LOGIC EN H.V. PUMP/TIMING DATA RECOVERY INC X DEC EEPROM LOAD DATA WORD ADDR/COUNTER Y DEC SERIAL MUX DIN DOUT DOUT/ACK LOGIC 2 AT24C16B 5175D–SEEPR–6/08 AT24C16B 3. Pin Description SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. SERIAL DATA (SDA): The SDA pin is bidirectional for serial data transfer. This pin is opendrain driven and may be wire-ORed with any number of other open-drain or open-collector devices. DEVICE/PAGE ADDRESSES: The AT24C16B does not use the device address pins, which limits the number of devices on a single bus to one. WRITE PROTECT (WP): The AT24C16B has a write protect pin that provides hardware data protection. The write protect pin allows normal read/write operations when connected to ground (GND). When the write protect pin is connected to VCC, the write protection feature is enabled and operates as shown in Table 3-1. Table 3-1. Write Protect Part of the Array Protected WP Pin Status At VCC At GND 24C16B Full (16K) Array Normal Read/Write Operations 4. Memory Organization AT24C16B, 16K SERIAL EEPROM: Internally organized with 128 pages of 16 bytes each, the 16K requires an 11-bit data word address for random word addressing. 3 5175D–SEEPR–6/08 Table 4-1. Pin Capacitance(1) Applicable over recommended operating range from TA = 25°C, f = 1.0 MHz, VCC = +1.8V Symbol CI/O CIN Note: Test Condition Input/Output Capacitance (SDA) Input Capacitance (SCL) 1. This parameter is characterized and is not 100% tested. Max 8 6 Units pF pF Conditions VI/O = 0V VIN = 0V Table 4-2. DC Characteristics Applicable over recommended operating range from: TAI = −40°C to +85°C, VCC = +1.8V to +5.5V (unless otherwise noted) Symbol VCC1 ICC1 ICC2 ISB1 ILI ILO VIL VIH VOL1 VOL2 Notes: Parameter Supply Voltage Supply Current Supply Current Standby Current (1.8V option) Input Leakage Current VCC = 5.0V Output Leakage Current VCC = 5.0V Input Low Level(1) Input High Level (1) Test Condition Min 1.8 Typ Max 5.5 Units V mA mA µA VCC = 5.0V VCC = 5.0V VCC = 1.8V VCC = 5.0V VIN = VCC or VSS VOUT = VCC or VSS READ at 400 kHz WRITE at 400 kHz VIN = VCC or VSS 1.0 2.0 2.0 3.0 1.0 6.0 0.10 0.05 −0.6 VCC x 0.7 3.0 3.0 VCC x 0.3 VCC + 0.5 0.2 0.4 µA µA V V V V Output Low Level Output Low Level VCC = 1.8V VCC = 3.0V IOL = 0.15 mA IOL = 2.1 mA 1. VIL min and VIH max are reference only and are not tested. 4 AT24C16B 5175D–SEEPR–6/08 AT24C16B Table 4-3. AC Characteristics (Industrial Temperature) Applicable over recommended operating range from TAI = −40°C to +85°C, VCC = +1.8V to +5.5V, CL = 100 pF (unless otherwise noted). Test conditions are listed in Note 2. 1.8-volt Symbol fSCL tLOW tHIGH tAA tBUF tHD.STA tSU.STA tHD.DAT tSU.DAT tR tF tSU.STO tDH tWR Endurance(1) Notes: Parameter Clock Frequency, SCL Clock Pulse Width Low Clock Pulse Width High Clock Low to Data Out Valid Time the bus must be free before a new transmission can start(1) Start Hold Time Start Set-up Time Data In Hold Time Data In Set-up Time Inputs Rise Time Inputs Fall Time (1) 2.5, 5.0-volt Min Max 1000 0.4 0.4 Units kHz µs µs 0.55 µs µs µs µs µs ns 0.3 100 0.25 50 5 1,000,000 5 µs ns µs ns ms Write Cycles Min Max 400 1.3 0.6 0.05 1.3 0.6 0.6 0 100 0.3 300 0.6 50 0.9 0.05 0.5 0.25 0.25 0 100 (1) Stop Set-up Time Data Out Hold Time Write Cycle Time 25°C, Page Mode, 3.3V 1. This parameter is characterized and is not 100% tested. 2. AC measurement conditions: RL (connects to VCC): 1.3 kΩ (2.5V, 5.0V), 10 kΩ (1.8V) Input pulse voltages: 0.3 VCC to 0.7 VCC Input rise and fall times: ≤ 50 ns Input and output timing reference voltages: 0.5 VCC 5 5175D–SEEPR–6/08 5. Device Operation CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 7-2 on page 8). Data changes during SCL high periods will indicate a start or stop condition as defined below. START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 7-3 on page 8). STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 7-3 on page 8). ACKNOWLEDGE: A ll a ddresses a nd d a t a w ords a re seri a lly tr a nsmitted to a nd from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle. STANDBY MODE: The AT24C16B features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the STOP bit and the completion of any internal operations. 2-WIRE SOFTWARE RESET: After an interruption in protocol, power loss or system reset, any 2-wire part can be protocol reset by following these steps: 1. Create a start bit condition. 2. Clock 9 cycles. 3. Create another start bit followed by stop bit condition as shown below. Start bit Dummy Clock Cycles Start bit Stop bit SCL 1 2 3 8 9 SDA 6 AT24C16B 5175D–SEEPR–6/08 AT24C16B 6. Bus Timing Figure 6-1. SCL: Serial Clock, SDA: Serial Data I/O® tF tHIGH tLOW tR SCL tSU.STA tHD.STA tLOW tHD.DAT tSU.DAT tSU.STO SDA IN tAA tDH tBUF SDA OUT 7. Write Cycle Timing Figure 7-1. SCL: Serial Clock, SDA: Serial Data I/O SCL SDA 8th BIT ACK WORDn twr STOP CONDITION Note: (1) START CONDITION 1. The write cycle time tWR is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. 7 5175D–SEEPR–6/08 Figure 7-2. Data Validity SDA SCL DATA STABLE DATA CHANGE DATA STABLE Figure 7-3. Start and Stop Definition SDA SCL START STOP Figure 7-4. Output Acknowledge SCL 1 8 9 DATA IN DATA OUT START ACKNOWLEDGE 8 AT24C16B 5175D–SEEPR–6/08 AT24C16B 8. Device Addressing The 16K EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or write operation (refer to Figure 10-1). The device address word consists of a mandatory one, zero sequence for the first four most significant bits as shown. This is common to all the EEPROM devices. The next 3 bits used for memory page addressing and are the most significant bits of the data word address which follows. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the chip will return to a standby state. 9. Write Operations BYTE WRITE: A w rite oper a tion requires a n 8 - bit d a t a w ord a ddress following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will a gain respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, tWR, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 10-2 on page 11). PAGE WRITE: The 16K EEPROM is capable of an 16-byte page write. A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Inste ad, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to fifteen data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 10-3 on page 11). The data word address lower three bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than sixteen data words are transmitted to the EEPROM, the data word address will “roll over” and previous data will be overwritten. ACKNOWLEDGE POLLING: O nce the intern a lly timed write cycle h a s st a rted a nd the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue. 9 5175D–SEEPR–6/08 10. Read Operations Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: current address read, random address read and sequential read. CURRENT ADDRESS READ: T he intern a l d a t a w ord a ddress counter m a int a ins the l a st address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address “roll over” during read is from the last byte of the last memory page to the first byte of the first page. The address “roll over” during write is from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 10-4 on page 11). RANDOM READ: A random read requires a “dummy” byte write sequence to load in the data word a ddress. Once the device a ddress word a nd d a t a w ord a ddress a re clocked in a nd acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initi a tes a c urrent address re ad by sending a d evice address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 10-5 on page 12). SEQUENTIAL READ: Sequential reads are initiated by either a current address read or a random a ddress re a d. After the microcontroller receives a d a t a w ord, it responds with a n acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will “roll over” and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 10-6 on page 12). Figure 10-1. Device Address 16 MSB P 2 P 1 P 0 10 AT24C16B 5175D–SEEPR–6/08 AT24C16B Figure 10-2. Byte Write Figure 10-3. Page Write Figure 10-4. Current Address Read 11 5175D–SEEPR–6/08 Figure 10-5. Random Read Figure 10-6. Sequential Read 12 AT24C16B 5175D–SEEPR–6/08 AT24C16B AT24C16B Ordering Information Ordering Codes Voltage 1.8 1.8 1.8 1.8 1.8 1.8 1.8 1.8 (2) Package 8P3 8S1 8S1 8A2 8A2 8Y6 8D3 5TS1 8U3-1 Operating Range AT24C16B-PU (Bulk Form Only) AT24C16BN-SH-B(1) (NiPdAu Lead Finish) AT24C16BN-SH-T(2) (NiPdAu Lead Finish) AT24C16B-TH-B AT24C16B-TH-T (1) (NiPdAu Lead Finish) (NiPdAu Lead Finish) (NiPdAu Lead Finish) (2) AT24C16BY6-YH-T(2) (NiPdAu Lead Finish) AT24C16BD3-DH-T (2) Lead-Free/Halogen-Free Industrial Temperature (-40°C to 85°C) AT24C16BTSU-T (2) AT24C16BU3-UU-T AT24C16B-W-11(3) Notes: 1.8 1.8 Die Sales Industrial Temperature (-40°C to 85°C) 1. “-B” denotes bulk. 2. “-T” denotes tape and reel. SOIC = 4K per reel. TSSOP, Ultra Thin Mini MAP, SOT23, dBGA2 = 5K per reel. 3. Available in tape and reel, and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial Interface Marketing. Package Type 8P3 8S1 8A2 8Y6 5TS1 8U3-1 8D3 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) 8-lead, 2.0 mm x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) 5-lead, 2.90 mm x 1.60 mm Body, Plastic Thin Shrink Small Outline Package (SOT23) 8-ball, die Ball Grid Array Package (dBGA2) 8-lead, 1.80 mm x 2.20 mm Body, Ultra Lead Frame Land Grid Array (ULA) Options –1.8 Low-voltage (1.8V to 5.5V) 13 5175D–SEEPR–6/08 11. Part Marking 11.1 8-PDIP Seal Year | Seal Week | | | |---|---|---|---|---|---|---|---| A T M L U Y W W |---|---|---|---|---|---|---|---| 1 6 B 1 |---|---|---|---|---|---|---|---| * Lot Number |---|---|---|---|---|---|---|---| | Pin 1 Indicator (Dot) SEAL YEAR 2006 0: 2010 2007 1: 2011 2008 2: 2012 2009 3: 2013 WW = SEAL WEEK 02 = Week 2 04 = Week 4 :: : :::: : :: : :::: :: 50 = Week 50 52 = Week 52 TOP MARK Y= 6: 7: 8: 9: Lot Number to Use ALL Characters in Marking BOTTOM MARK No Bottom Mark 14 AT24C16B 5175D–SEEPR–6/08 AT24C16B 11.2 8-SOIC Seal Year | Seal Week | | | |---|---|---|---|---|---|---|---| A T M L H Y W W |---|---|---|---|---|---|---|---| 1 6 B 1 |---|---|---|---|---|---|---|---| * Lot Number |---|---|---|---|---|---|---|---| | Pin 1 Indicator (Dot) SEAL YEAR 2006 0: 2010 2007 1: 2011 2008 2: 2012 2009 3: 2013 WW = SEAL WEEK 02 = Week 2 04 = Week 4 :: : :::: : :: : :::: :: 50 = Week 50 52 = Week 52 TOP MARK Y= 6: 7: 8: 9: Lot Number to Use ALL Characters in Marking BOTTOM MARK No Bottom Mark 15 5175D–SEEPR–6/08 11.3 8-TSSOP TOP MARK Pin 1 Indicator (Dot) | |---|---|---|---| * H Y W W |---|---|---|---|---| 1 6 B 1 |---|---|---|---|---| BOTTOM MARK |---|---|---|---|---|---|---| P H |---|---|---|---|---|---|---| A A A A A A A |---|---|---|---|---|---|---| 16BU LINE 2-------> PYMTC |
AT24C16BD3-DH-T 价格&库存

很抱歉,暂时无法提供与“AT24C16BD3-DH-T”相匹配的价格&库存,您可以联系我们找货

免费人工找货