0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
ATXMEGA256D3_1012

ATXMEGA256D3_1012

  • 厂商:

    ATMEL(爱特梅尔)

  • 封装:

  • 描述:

    ATXMEGA256D3_1012 - 8/16-bit XMEGA D3 Microcontroller - ATMEL Corporation

  • 数据手册
  • 价格&库存
ATXMEGA256D3_1012 数据手册
Features • High-performance, Low-power 8/16-bit Atmel® AVR® XMEGATM Microcontroller • Non-volatile Program and Data Memories – 64K - 256K Bytes of In-System Self-Programmable Flash – 4K - 8K Bytes Boot Code Section with Independent Lock Bits – 2K - 4K Bytes EEPROM – 4K - 16K Bytes Internal SRAM Peripheral Features – Four-channel Event System – Five 16-bit Timer/Counters Four Timer/Counters with 4 Output Compare or Input Capture channels One Timer/Counters with 2 Output Compare or Input Capture channels High Resolution Extensions on two Timer/Counters Advanced Waveform Extension on one Timer/Counter – Three USARTs IrDA Extension on 1 USART – Two Two-Wire Interfaces with dual address match(I2C and SMBus compatible) – Two SPI (Serial Peripheral Interfaces) – 16-bit Real Time Counter with Separate Oscillator – One Sixteen-channel, 12-bit, 200ksps Analog to Digital Converter – Two Analog Comparators with Window compare function – External Interrupts on all General Purpose I/O pins – Programmable Watchdog Timer with Separate On-chip Ultra Low Power Oscillator Special Microcontroller Features – Power-on Reset and Programmable Brown-out Detection – Internal and External Clock Options with PLL – Programmable Multi-level Interrupt Controller – Sleep Modes: Idle, Power-down, Standby, Power-save, Extended Standby – Advanced Programming, Test and Debugging Interface PDI (Program and Debug Interface) for programming, test and debugging I/O and Packages – 50 Programmable I/O Lines – 64-lead TQFP – 64-pad QFN Operating Voltage – 1.6 – 3.6V Speed performance – 0 – 12 MHz @ 1.6 – 3.6V – 0 – 32 MHz @ 2.7 – 3.6V • 8/16-bit XMEGA D3 Microcontroller ATxmega256D3 ATxmega192D3 ATxmega128D3 ATxmega64D3 • • • • Typical Applications • • • • • Industrial control Factory automation Building control Board control White Goods • • • • • Climate control ZigBee Motor control Networking Optical • • • • • Hand-held battery applications Power tools HVAC Metering Medical Applications 8134I–AVR–12/10 XMEGA D3 1. Ordering Information Ordering Code ATxmega256D3-AU ATxmega192D3-AU ATxmega128D3-AU ATxmega64D3-AU ATxmega256D3-MH ATxmega192D3-MH ATxmega128D3-MH ATxmega64D3-MH Notes: 1. 2. 3. Flash (B) 256K + 8K 192K + 8K 128K + 8K 64K + 4K 256K + 8K 192K + 8K 128K + 8K 64K + 4K E2 (B) 4K 2K 2K 2K 4K 2K 2K 2K SRAM (B) 16K 16K 8K 4K 16K 16K 8K 4K Speed (MHz) 32 32 32 32 32 32 32 32 Power Supply 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V 1.6 - 3.6V Package(1)(2)(3) Temp 64A -40° - 85°C 64M2 This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. For packaging information, see ”Packaging information” on page 86. Package Type 64A 64M2 64-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) 64-pad, 9 x 9 x 1.0 mm Body, Lead Pitch 0.50 mm, 7.65 mm Exposed Pad, Quad Flat No-Lead Package (QFN) 2 8134I–AVR–12/10 XMEGA D3 2. Pinout/ Block Diagram Figure 2-1. Block diagram and pinout PA1 PA0 AVCC GND PR1 PR0 RESET/PDI PDI PF7 PF6 VCC GND INDEX CORNER 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 PF5 PF4 PF3 PA2 PA3 PA4 PA5 PA6 PA7 PB0 PB1 PB2 PB3 PB4 PB5 PB6 PB7 GND VCC PC0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 Port R DATA BU S 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 PF2 PF1 PF0 VCC GND PE7 PE6 PE5 PE4 PE3 PE2 PE1 PE0 VCC GND PD7 ADC A OSC/CLK Control Port A BOD TEMP VREF RTC POR OCD AC A0 Power Control AC A1 FLASH RAM Reset Control CPU E2PROM Port B Interrupt Controller Watchdog Event System ctrl DATA BUS EVENT ROUTING NETWORK USART0 USART0 USART0 T/C0:1 T/C0 T/C0 Port C Port D SPI Port E Port F 17 18 19 20 21 22 23 24 25 26 27 28 29 30 T/C0 TWI TWI SPI Notes: 1. For full details on pinout and alternate pin functions refer to ”Pinout and Pin Functions” on page 46. 2. The large center pad underneath the QFN/MLF package should be soldered to ground on the board to ensure good mechanical stability. PC3 PC4 PC5 PC6 PC7 GND VCC PD0 PD1 PD2 PD3 PD4 PD5 PD6 PC1 PC2 31 32 3 8134I–AVR–12/10 XMEGA D3 3. Overview The Atmel® AVR® XMEGA D3 is a family of low power, high performance and peripheral rich CMOS 8/16-bit microcontrollers based on the AVR® enhanced RISC architecture. By execug powerful instructions in a single clock cycle, the XMEGA D3 achieves throughputs approaching 1 Million Instructions Per Second (MIPS) per MHz allowing the system designer to optimize power consumption versus processing speed. The AVR CPU combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction, executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs many times faster than conventional single-accumulator or CISC based microcontrollers. The XMEGA D3 devices provide the following features: In-System Programmable Flash with Read-While-Write capabilities, Internal EEPROM and SRAM, four-channel Event System, Programmable Multi-level Interrupt Controller, 50 general purpose I/O lines, 16-bit Real Time Counter (RTC), five flexible 16-bit Timer/Counters with compare modes and PW M, three USARTs, two Two-Wire Interface (TWIs), two Serial Peripheral Interfaces (SPIs), one 16-channel 12-bit ADC with optional differential input with programmable gain, two analog comparators with window mode, programmable Watchdog Timer with separate Internal Oscillator, accurate internal oscillators with PLL and prescaler and programmable Brown-Out Detection. The Program and Debug Interface (PDI), a fast 2-pin interface for programming and debugging, is available. The XMEGA D3 devices have five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Event System, Interrupt Controller and all peripherals to continue functioning. The Power-down mode saves the SRAM and register contents but stops the oscillators, disabling all other functions until the next TWI or pin-change interrupt, or Reset. In Power-save mode, the asynchronous Real Time Counter continues to run, allowing the application to maintain a timer base while the rest of the device is sleeping. In Standby mode, the Crystal/Resonator Oscillator is kept running while the rest of the device is sleeping. This allows very fast start-up from external crystal combined with low power consumption. In Extended Standby mode, both the main Oscillator and the Asynchronous Timer continue to run. To further reduce power consumption, the peripheral clock for each individual peripheral can optionally be stopped in Active mode and Idle sleep mode. The device is manufactured using Atmel's high-density nonvolatile memory technology. The program Flash memory can be reprogrammed in-system through the PDI. A Bootloader running in the device can use any interface to download the application program to the Flash memory. The Bootloader software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8/16-bit RISC CPU with In-System Self-Programmable Flash, the Atmel XMEGA D3 is a powerful microcontroller family that provides a highly flexible and cost effective solution for many embedded applications. The XMEGA D3 devices are supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, programmers, and evaluation kits. 4 8134I–AVR–12/10 XMEGA D3 3.1 Block Diagram XMEGA D3 Block Diagram PR[0..1] XTAL1 Figure 3-1. XTAL2 PORT R (2) Oscillator Circuits/ Clock Generation Real Time Counter Watchdog Oscillator Watchdog Timer DATA BUS Power Supervision POR/BOD & RESET VCC PA[0..7] PORT A (8) Event System Controller SRAM Oscillator Control GND ACA ADCA BUS Controller Sleep Controller RESET/ PDI_CLK PDI PDI_DATA AREFA VCC/10 Int. Refs. Tempref AREFB Prog/Debug Controller OCD C PU Interrupt Controller PB[0..7] PORT B (8) USARTF0 TCF0 Flash EEPROM PORT F (8) NVM Controller PF[0..7] IRCOM DATA BUS EVENT ROUTING NETWORK USARTC0:1 USARTD0:1 USARTE0:1 TCC0:1 TCD0:1 TCE0:1 TWIC TWIE SPIC SPID To Clock Generator PORT C (8) PORT D (8) PORT E (8) TOSC1 TOSC2 PC[0..7] PD[0..7] PE[0..7] 5 8134I–AVR–12/10 XMEGA D3 4. Resources A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr. 4.1 Recommended reading • Atmel® AVR® XMEGATM D Manual • XMEGA Application Notes This device data sheet only contains part specific information and a short description of each peripheral and module. The XMEGA D Manual describes the modules and peripherals in depth. The XMEGA application notes contain example code and show applied use of the modules and peripherals. The XMEGA Manual and Application Notes are available from http://www.atmel.com/avr. 5. Disclaimer For devices that are not available yet, typical values contained in this datasheet are based on simulations and characterization of other AVR XMEGA microcontrollers manufactured on the same process technology. Min. and Max values will be available after the device is characterized. 6 8134I–AVR–12/10 XMEGA D3 6. AVR CPU 6.1 Features • 8/16-bit high performance AVR RISC Architecture – 138 instructions – Hardware multiplier 32x8-bit registers directly connected to the ALU Stack in RAM Stack Pointer accessible in I/O memory space Direct addressing of up to 16M bytes of program and data memory True 16/24-bit access to 16/24-bit I/O registers Support for 8-, 16- and 32-bit Arithmetic Configuration Change Protection of system critical features • • • • • • • 6.2 Overview The Atmel® AVR® XMEGATM D3 uses the 8/16-bit AVR CPU. The main function of the AVR CPU is to ensure correct program execution. The CPU must therefore be able to access memories, perform calculations and control peripherals. Interrupt handling is described in a separate section. Figure 6-1 on page 7 shows the CPU block diagram. Figure 6-1. CPU block diagram DATA BUS Program Counter Flash Program Memory 32 x 8 General Purpose Registers OCD Instruction Register STATUS/ CONTROL Instruction Decode ALU Multiplier/ DES DATA BUS Peripheral Module 1 Peripheral Module 2 SRAM EEPROM PMIC The AVR uses a Harvard architecture - with separate memories and buses for program and data. Instructions in the program memory are executed with a single level pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. 7 8134I–AVR–12/10 XMEGA D3 This concept enables instructions to be executed in every clock cycle. The program memory is In-System Re-programmable Flash memory. 6.3 Register File The fast-access Register File contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This allows single-cycle Arithmetic Logic Unit (ALU) operation. In a typical ALU operation, two operands are output from the Register File, the operation is executed, and the result is stored back in the Register File - in one clock cycle. Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data Space addressing - enabling efficient address calculations. One of these address pointers can also be used as an address pointer for look up tables in Flash program memory. 6.4 ALU - Arithmetic Logic Unit The high performance Arithmetic Logic Unit (ALU) supports arithmetic and logic operations between registers or between a constant and a register. Single register operations can also be executed. Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed. After an arithmetic or logic operation, the Status Register is updated to reflect information about the result of the operation. The ALU operations are divided into three main categories – arithmetic, logical, and bit-functions. Both 8- and 16-bit arithmetic is supported, and the instruction set allows for easy implementation of 32-bit arithmetic. The ALU also provides a powerful multiplier supporting both signed and unsigned multiplication and fractional format. 6.5 Program Flow When the device is powered on, the CPU starts to execute instructions from the lowest address in the Flash Program Memory ‘0’. The Program Counter (PC) addresses the next instruction to be fetched. After a reset, the PC is set to location ‘0’. Program flow is provided by conditional and unconditional jump and call instructions, capable of addressing the whole address space directly. Most AVR instructions use a 16-bit word format, while a limited number uses a 32-bit format. During interrupts and subroutine calls, the return address PC is stored on the Stack. The Stack is effectively allocated in the general data SRAM, and consequently the Stack size is only limited by the total SRAM size and the usage of the SRAM. After reset the Stack Pointer (SP) points to the highest address in the internal SRAM. The SP is read/write accessible in the I/O memory space, enabling easy implementation of multiple stacks or stack areas. The data SRAM can easily be accessed through the five different addressing modes supported in the AVR CPU. 8 8134I–AVR–12/10 XMEGA D3 7. Memories 7.1 Features • Flash Program Memory – One linear address space – In-System Programmable – Self-Programming and Bootloader support – Application Section for application code – Application Table Section for application code or data storage – Boot Section for application code or bootloader code – Separate lock bits and protection for all sections • Data Memory – One linear address space – Single cycle access from CPU – SRAM – EEPROM Byte and page accessible Optional memory mapping for direct load and store – I/O Memory Configuration and Status registers for all peripherals and modules 16 bit-accessible General Purpose Register for global variables or flags • Production Signature Row Memory for factory programmed data Device ID for each microcontroller device type Serial number for each device Oscillator calibration bytes ADC and temperature sensor calibration data • User Signature Row One flash page in size Can be read and written from software Content is kept after chip erase 7.2 Overview The AVR architecture has two main memory spaces, the Program Memory and the Data Memory. In addition, the XMEGA D3 features an EEPROM Memory for non-volatile data storage. All three memory spaces are linear and require no paging. The available memory size configurations are shown in ”Ordering Information” on page 2. In addition each device has a Flash memory signature row for calibration data, device identification, serial number etc. Non-volatile memory spaces can be locked for further write or read/write operations. This prevents unrestricted access to the application software. 7.3 In-System Programmable Flash Program Memory The XMEGA D3 devices contains On-chip In-System Programmable Flash memory for program storage, see Figure 7-1 on page 10. Since all AVR instructions are 16- or 32-bits wide, each Flash address location is 16 bits. The Program Flash memory space is divided into Application and Boot sections. Both sections have dedicated Lock Bits for setting restrictions on write or read/write operations. The Store Pro- 9 8134I–AVR–12/10 XMEGA D3 gram Memory (SPM) instruction must reside in the Boot Section when used to write to the Flash memory. A third section inside the Application section is referred to as the Application Table section which has separate Lock bits for storage of write or read/write protection. The Application Table section can be used for storing non-volatile data or application software. Figure 7-1. Flash Program Memory (Hexadecimal address) Word Address 0 Application Section (256K/192K/128K/64K) ... 1EFFF 1F000 1FFFF 20000 20FFF / / / / / 16FFF 17000 17FFF 18000 18FFF / / / / / EFFF F000 FFFF 10000 10FFF / / / / / 77FF 7800 7FFF 8000 87FF Application Table Section (8K/8K/8K/4K) Boot Section (8K/8K/8K/4K) The Application Table Section and Boot Section can also be used for general application software. 10 8134I–AVR–12/10 XMEGA D3 7.4 Data Memory The Data Memory consist of the I/O Memory, EEPROM and SRAM memories, all within one linear address space, see Figure 7-2 on page 11. To simplify development, the memory map for all devices in the family is identical and with empty, reserved memory space for smaller devices. Figure 7-2. Data Memory Map (Hexadecimal address) ATxmega192D3 I/O Registers (4KB) EEPROM (2K) RESERVED Byte Address 0 FFF 1000 17FF Byte Address 0 FFF 1000 17FF ATxmega128D3 I/O Registers (4KB) EEPROM (2K) RESERVED Byte Address 0 FFF 1000 17FF ATxmega64D3 I/O Registers (4KB) EEPROM (2K) RESERVED 2000 5FFF Internal SRAM (16K) 2000 3FFF Internal SRAM (8K) 2000 2FFF Internal SRAM (4K) Byte Address 0 FFF 1000 ATxmega256D3 I/O Registers (4KB) EEPROM (4K) 1FFF 2000 5FFF Internal SRAM (16K) 11 8134I–AVR–12/10 XMEGA D3 7.4.1 I/O Memory All peripherals and modules are addressable through I/O memory locations in the data memory space. All I/O memory locations can be accessed by the Load (LD/LDS/LDD) and Store (ST/STS/STD) instructions, transferring data between the 32 general purpose registers in the CPU and the I/O Memory. The IN and OUT instructions can address I/O memory locations in the range 0x00 - 0x3F directly. I/O registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. The value of single bits can be checked by using the SBIS and SBIC instructions on these registers. The I/O memory address for all peripherals and modules in XMEGA D3 is shown in the ”Peripheral Module Address Map” on page 51. 7.4.2 SRAM Data Memory The XMEGA D3 devices have internal SRAM memory for data storage. 7.4.3 EEPROM Data Memory The XMEGA D3 devices have internal EEPROM memory for non-volatile data storage. It is addressable either in a separate data space or it can be memory mapped into the normal data memory space. The EEPROM memory supports both byte and page access. 12 8134I–AVR–12/10 XMEGA D3 7.5 Production Signature Row The Production Signature Row is a separate memory section for factory programmed data. It contains calibration data for functions such as oscillators and analog modules. The production signature row also contains a device ID that identify each microcontroller device type, and a serial number that is unique for each manufactured device. The device ID for the available XMEGA D3 devices is shown in Table 7-1 on page 13. The serial number consist of the production LOT number, wafer number, and wafer coordinates for the device. The production signature row can not be written or erased, but it can be read from both application software and external programming. Table 7-1. Device ID bytes for XMEGA D3 devices. Device Byte 2 ATxmega64D3 ATxmega128D3 ATxmega192D3 ATxmega256D3 4A 48 49 44 Device ID bytes Byte 1 96 97 97 98 Byte 0 1E 1E 1E 1E 7.6 User Signature Row The User Signature Row is a separate memory section that is fully accessible (read and write) from application software and external programming. The user signature row is one flash page in size, and is meant for static user parameter storage, such as calibration data, custom serial numbers or identification numbers, random number seeds etc. This section is not erased by Chip Erase commands that erase the Flash, and requires a dedicated erase command. This ensures parameter storage during multiple program/erase session and on-chip debug sessions. 13 8134I–AVR–12/10 XMEGA D3 7.7 Flash and EEPROM Page Size The Flash Program Memory and EEPROM data memory is organized in pages. The pages are word accessible for the Flash and byte accessible for the EEPROM. Table 7-2 on page 14 shows the Flash Program Memory organization. Flash write and erase operations are performed on one page at the time, while reading the Flash is done one byte at the time. For Flash access the Z-pointer (Z[m:n]) is used for addressing. The most significant bits in the address (FPAGE) gives the page number and the least significant address bits (FWORD) gives the word in the page. Table 7-2. Devices Flash Size (Bytes) ATxmega64D3 ATxmega128D3 ATxmega192D3 ATxmega256D3 64K + 4K 128K + 8K 192K + 8K 256K + 8K Page Size (words) 128 256 256 256 Number of words and Pages in the Flash. FWORD FPAGE Application Size Z[7:1] Z[8:1] Z[8:1] Z[8:1] Z[16:8] Z[17:9] Z[18:9] Z[18:9] 64K 128K 192K 256K No of Pages 256 256 384 512 Size 4K 8K 8K 8K Boot No of Pages 16 16 16 16 Table 7-3 on page 14 shows EEPROM memory organization for the XMEGA D3 devices. EEEPROM write and erase operations can be performed one page or one byte at the time, while reading the EEPROM is done one byte at the time. For EEPROM access the NVM Address Register (ADDR[m:n] is used for addressing. The most significant bits in the address (E2PAGE) gives the page number and the least significant address bits (E2BYTE) gives the byte in the page. Table 7-3. Devices EEPROM Size (Bytes) ATxmega64D3 ATxmega128D3 ATxmega192D3 ATxmega256D3 2K 2K 2K 4K Number of bytes and Pages in the EEPROM. Page Size (Bytes) 32 32 32 32 ADDR[4:0] ADDR[4:0] ADDR[4:0] ADDR[4:0] ADDR[10:5] ADDR[10:5] ADDR[10:5] ADDR[11:5] 64 64 64 128 E2BYTE E2PAGE No of Pages 14 8134I–AVR–12/10 XMEGA D3 8. Event System 8.1 Features • • • • Inter-peripheral communication and signalling with minimum latency CPU independent operation 4 Event Channels allows for up to 4 signals to be routed at the same time Events can be generated by – Timer/Counters (TCxn) – Real Time Counter (RTC) – Analog to Digital Converters (ADC) – Analog Comparators (AC) – Ports (PORTx) – System Clock (ClkSYS) – Software (CPU) Events can be used by – Timer/Counters (TCxn) – Analog to Digital Converters (ADC) – Ports (PORTx) – IR Communication Module (IRCOM) The same event can be used by multiple peripherals for synchronized timing Advanced Features – Manual Event Generation from software (CPU) – Quadrature Decoding – Digital Filtering Functions in Active and Idle mode • • • • 8.2 Overview The Event System is a set of features for inter-peripheral communication. It enables the possibility for a change of state in one peripheral to automatically trigger actions in one or more peripherals. What changes in a peripheral that will trigger actions in other peripherals are configurable by software. It is a simple, but powerful system as it allows for autonomous control of peripherals without any use of interrupts or CPU resources. The indication of a change in a peripheral is referred to as an event, and is usually the same as the interrupt conditions for that peripheral. Events are passed between peripherals using a dedicated routing network called the Event Routing Network. Figure 8-1 on page 16 shows a basic block diagram of the Event System with the Event Routing Network and the peripherals to which it is connected. This highly flexible system can be used for simple routing of signals, pin functions or for sequencing of events. The maximum latency is two CPU clock cycles from when an event is generated in one peripheral, until the actions are triggered in one or more other peripherals. The Event System is functional in both Active and Idle modes. 15 8134I–AVR–12/10 XMEGA D3 Figure 8-1. Event system block diagram. ClkSYS CPU PORTx Event Routing Network ADCx RTC ACx IRCOM T/Cxn The Event Routing Network can directly connect together ADCs, Analog Comparators (AC), I/O ports (PORTx), the Real-time Counter (RTC), Timer/Counters (T/C) and the IR Communication Module (IRCOM). Events can also be generated from software (CPU). All events from all peripherals are always routed into the Event Routing Network. This consist of four multiplexers where each can be configured in software to select which event to be routed into that event channel. All four event channels are connected to the peripherals that can use events, and each of these peripherals can be configured to use events from one or more event channels to automatically trigger a software selectable action. 16 8134I–AVR–12/10 XMEGA D3 9. System Clock and Clock options 9.1 Features • Fast start-up time • Safe run-time clock switching • Internal Oscillators: – 32 MHz run-time calibrated RC oscillator – 2 MHz run-time calibrated RC oscillator – 32.768 kHz calibrated RC oscillator – 32 kHz Ultra Low Power (ULP) oscillator External clock options – 0.4 - 16 MHz Crystal Oscillator – 32.768 kHz Crystal Oscillator – External clock PLL with internal and external clock options with 2 to 31x multiplication Clock Prescalers with 2 to 2048x division Fast peripheral clock running at 2 and 4 times the CPU clock speed Automatic Run-Time Calibration of internal oscillators Crystal Oscillator failure detection • • • • • • 9.2 Overview XMEGA D3 has an advanced clock system, supporting a large number of clock sources. It incorporates both integrated oscillators, external crystal oscillators and resonators. A high frequency Phase Locked Loop (PLL) and clock prescalers can be controlled from software to generate a wide range of clock frequencies from the clock source input. It is possible to switch between clock sources from software during run-time. After reset the device will always start up running from the 2 Mhz internal oscillator. A calibration feature is available, and can be used for automatic run-time calibration of the internal 2 MHz and 32 MHz oscillators. This reduce frequency drift over voltage and temperature. A Crystal Oscillator Failure Monitor can be enabled to issue a Non-Maskable Interrupt and switch to internal oscillator if the external oscillator fails. Figure 9-1 on page 18 shows the principal clock system in XMEGA D3. 17 8134I–AVR–12/10 XMEGA D3 Figure 9-1. Clock system overview clkULP 32 kHz ULP Internal Oscillator WDT/BOD clkRTC 32.768 kHz Calibrated Internal Oscillator 2 MHz Run-Time Calibrated Internal Oscillator 32 MHz Run-time Calibrated Internal Oscillator RTC PERIPHERALS ADC PORTS ... CLOCK CONTROL clkPER UNIT with PLL and Prescaler 32.768 KHz Crystal Oscillator INTERRUPT EVSYS RAM 0.4 - 16 MHz Crystal Oscillator CPU clkCPU NVM MEMORY External Clock Input FLASH EEPROM Each clock source is briefly described in the following sub-sections. 9.3 9.3.1 Clock Options 32 kHz Ultra Low Power Internal Oscillator The 32 kHz Ultra Low Power (ULP) Internal Oscillator is a very low power consumption clock source. It is used for the Watchdog Timer, Brown-Out Detection and as an asynchronous clock source for the Real Time Counter. This oscillator cannot be used as the system clock source, and it cannot be directly controlled from software. 9.3.2 32.768 kHz Calibrated Internal Oscillator The 32.768 kHz Calibrated Internal Oscillator is a high accuracy clock source that can be used as the system clock source or as an asynchronous clock source for the Real Time Counter. It is calibrated during production to provide a default frequency which is close to its nominal frequency. 18 8134I–AVR–12/10 XMEGA D3 9.3.3 32.768 kHz Crystal Oscillator The 32.768 kHz Crystal Oscillator is a low power driver for an external watch crystal. It can be used as system clock source or as asynchronous clock source for the Real Time Counter. 9.3.4 0.4 - 16 MHz Crystal Oscillator The 0.4 - 16 MHz Crystal Oscillator is a driver intended for driving both external resonators and crystals ranging from 400 kHz to 16 MHz. 9.3.5 2 MHz Run-time Calibrated Internal Oscillator The 2 MHz Run-time Calibrated Internal Oscillator is a high frequency oscillator. It is calibrated during production to provide a default frequency which is close to its nominal frequency. The oscillator can use the 32.768 kHz Calibrated Internal Oscillator or the 32 kHz Crystal Oscillator as a source for calibrating the frequency run-time to compensate for temperature and voltage drift hereby optimizing the accuracy of the oscillator. 9.3.6 32 MHz Run-time Calibrated Internal Oscillator The 32 MHz Run-time Calibrated Internal Oscillator is a high frequency oscillator. It is calibrated during production to provide a default frequency which is close to its nominal frequency. The oscillator can use the 32.768 kHz Calibrated Internal Oscillator or the 32 kHz Crystal Oscillator as a source for calibrating the frequency run-time to compensate for temperature and voltage drift hereby optimizing the accuracy of the oscillator. 9.3.7 External Clock input The external clock input gives the possibility to connect a clock from an external source. 9.3.8 PLL with Multiplication factor 2 - 31x The PLL provides the possibility of multiplying a frequency by any number from 2 to 31. In combination with the prescalers, this gives a wide range of output frequencies from all clock sources. 19 8134I–AVR–12/10 XMEGA D3 10. Power Management and Sleep Modes 10.1 Features • 5 sleep modes – Idle – Power-down – Power-save – Standby – Extended standby • Power Reduction registers to disable clocks to unused peripherals 10.2 Overview The XMEGA D3 provides various sleep modes tailored to reduce power consumption to a minimum. All sleep modes are available and can be entered from Active mode. In Active mode the CPU is executing application code. The application code decides when and what sleep mode to enter. Interrupts from enabled peripherals and all enabled reset sources can restore the microcontroller from sleep to Active mode. In addition, Power Reduction registers provide a method to stop the clock to individual peripherals from software. When this is done, the current state of the peripheral is frozen and there is no power consumption from that peripheral. This reduces the power consumption in Active mode and Idle sleep mode. 10.3 10.3.1 Sleep Modes Idle Mode In Idle mode the CPU and Non-Volatile Memory are stopped, but all peripherals including the Interrupt Controller and Event System are kept running. Interrupt requests from all enabled interrupts will wake the device. 10.3.2 Power-down Mode In Power-down mode all system clock sources, and the asynchronous Real Time Counter (RTC) clock source, are stopped. This allows operation of asynchronous modules only. The only interrupts that can wake up the MCU are the Two Wire Interface address match interrupts, and asynchronous port interrupts, e.g pin change. 10.3.3 Power-save Mode Power-save mode is identical to Power-down, with one exception: If the RTC is enabled, it will keep running during sleep and the device can also wake up from RTC interrupts. 10.3.4 Standby Mode Standby mode is identical to Power-down with the exception that all enabled system clock sources are kept running, while the CPU, Peripheral and RTC clocks are stopped. This reduces the wake-up time when external crystals or resonators are used. 20 8134I–AVR–12/10 XMEGA D3 10.3.5 Extended Standby Mode Extended Standby mode is identical to Power-save mode with the exception that all enabled system clock sources are kept running while the CPU and Peripheral clocks are stopped. This reduces the wake-up time when external crystals or resonators are used. 21 8134I–AVR–12/10 XMEGA D3 11. System Control and Reset 11.1 Features • Multiple reset sources for safe operation and device reset – Power-On Reset – External Reset – Watchdog Reset The Watchdog Timer runs from separate, dedicated oscillator – Brown-Out Reset Accurate, programmable Brown-Out levels – PDI reset – Software reset • Asynchronous reset – No running clock in the device is required for reset • Reset status register 11.2 Resetting the AVR During reset, all I/O registers are set to their initial values. The SRAM content is not reset. Application execution starts from the Reset Vector. The instruction placed at the Reset Vector should be an Absolute Jump (JMP) instruction to the reset handling routine. By default the Reset Vector address is the lowest Flash program memory address, ‘0’, but it is possible to move the Reset Vector to the first address in the Boot Section. The I/O ports of the AVR are immediately tri-stated when a reset source goes active. The reset functionality is asynchronous, so no running clock is required to reset the device. After the device is reset, the reset source can be determined by the application by reading the Reset Status Register. 11.3 11.3.1 Reset Sources Power-On Reset The MCU is reset when the supply voltage VCC is below the Power-on Reset threshold voltage. 11.3.2 External Reset The MCU is reset when a low level is present on the RESET pin. 11.3.3 Watchdog Reset The MCU is reset when the Watchdog Timer period expires and the Watchdog Reset is enabled. The Watchdog Timer runs from a dedicated oscillator independent of the System Clock. For more details see ”WDT - Watchdog Timer” on page 23. 11.3.4 Brown-Out Reset The MCU is reset when the supply voltage VCC is below the Brown-Out Reset threshold voltage and the Brown-out Detector is enabled. The Brown-out threshold voltage is programmable. 11.3.5 PDI reset The MCU can be reset through the Program and Debug Interface (PDI). 22 8134I–AVR–12/10 XMEGA D3 11.3.6 Software reset The MCU can be reset by the CPU writing to a special I/O register through a timed sequence. 12. WDT - Watchdog Timer 12.1 Features • 11 selectable timeout periods, from 8 ms to 8s. • Two operation modes – Standard mode – Window mode • Runs from the 1 kHz output of the 32 kHz Ultra Low Power oscillator • Configuration lock to prevent unwanted changes 12.2 Overview The XMEGA D3 has a Watchdog Timer (WDT). The WDT will run continuously when turned on and if the Watchdog Timer is not reset within a software configurable time-out period, the microcontroller will be reset. The Watchdog Reset (WDR) instruction must be run by software to reset the WDT, and prevent microcontroller reset. The WDT has a Window mode. In this mode the WDR instruction must be run within a specified period called a window. Application software can set the minimum and maximum limits for this window. If the WDR instruction is not executed inside the window limits, the microcontroller will be reset. A protection mechanism using a timed write sequence is implemented in order to prevent unwanted enabling, disabling or change of WDT settings. For maximum safety, the WDT also has an Always-on mode. This mode is enabled by programming a fuse. In Always-on mode, application software can not disable the WDT. 23 8134I–AVR–12/10 XMEGA D3 13. PMIC - Programmable Multi-level Interrupt Controller 13.1 Features • Separate interrupt vector for each interrupt • Short, predictable interrupt response time • Programmable Multi-level Interrupt Controller – 3 programmable interrupt levels – Selectable priority scheme within low level interrupts (round-robin or fixed) – Non-Maskable Interrupts (NMI) • Interrupt vectors can be moved to the start of the Boot Section 13.2 Overview XMEGA D3 has a Programmable Multi-level Interrupt Controller (PMIC). All peripherals can define three different priority levels for interrupts; high, medium or low. Medium level interrupts may interrupt low level interrupt service routines. High level interrupts may interrupt both lowand medium level interrupt service routines. Low level interrupts have an optional round robin scheme to make sure all interrupts are serviced within a certain amount of time. The built in oscillator failure detection mechanism can issue a Non-Maskable Interrupt (NMI). 13.3 Interrupt vectors When an interrupt is serviced, the program counter will jump to the interrupt vector address. The interrupt vector is the sum of the peripheral’s base interrupt address and the offset address for specific interrupts in each peripheral. The base addresses for the XMEGA D3 devices are shown in Table 13-1. Offset addresses for each interrupt available in the peripheral are described for each peripheral in the XMEGA A manual. For peripherals or modules that have only one interrupt, the interrupt vector is shown in Table 13-1. The program address is the word address. Table 13-1. Reset and Interrupt Vectors Source RESET OSCF_INT_vect PORTC_INT_base PORTR_INT_base RTC_INT_base TWIC_INT_base TCC0_INT_base TCC1_INT_base SPIC_INT_vect USARTC0_INT_base NVM_INT_base PORTB_INT_base PORTE_INT_base Crystal Oscillator Failure Interrupt vector (NMI) Port C Interrupt base Port R Interrupt base Real Time Counter Interrupt base Two-Wire Interface on Port C Interrupt base Timer/Counter 0 on port C Interrupt base Timer/Counter 1 on port C Interrupt base SPI on port C Interrupt vector USART 0 on port C Interrupt base Non-Volatile Memory Interrupt base Port B Interrupt base Port E INT base Interrupt Description Program Address (Base Address) 0x000 0x002 0x004 0x008 0x014 0x018 0x01C 0x028 0x030 0x032 0x040 0x044 0x056 24 8134I–AVR–12/10 XMEGA D3 Table 13-1. Reset and Interrupt Vectors (Continued) Source TWIE_INT_base TCE0_INT_base USARTE0_INT_base PORTD_INT_base PORTA_INT_base ACA_INT_base ADCA_INT_base TCD0_INT_base SPID_INT_vector USARTD0_INT_base PORTF_INT_base TCF0_INT_base Interrupt Description Two-Wire Interface on Port E Interrupt base Timer/Counter 0 on port E Interrupt base USART 0 on port E Interrupt base Port D Interrupt base Port A Interrupt base Analog Comparator on Port A Interrupt base Analog to Digital Converter on Port A Interrupt base Timer/Counter 0 on port D Interrupt base SPI D Interrupt vector USART 0 on port D Interrupt base Port F Interrupt base Timer/Counter 0 on port F Interrupt base Program Address (Base Address) 0x05A 0x05E 0x074 0x080 0x084 0x088 0x08E 0x09A 0x0AE 0x0B0 0x0D0 0x0D8 25 8134I–AVR–12/10 XMEGA D3 14. I/O Ports 14.1 Features • Selectable input and output configuration for each pin individually • Flexible pin configuration through dedicated Pin Configuration Register • Synchronous and/or asynchronous input sensing with port interrupts and events – Sense both edges – Sense rising edges – Sense falling edges – Sense low level Asynchronous wake-up from all input sensing configurations Two port interrupts with flexible pin masking Highly configurable output driver and pull settings: – Totem-pole – Pull-up/-down – Wired-AND – Wired-OR – Bus-keeper – Inverted I/O Optional Slew rate control Configuration of multiple pins in a single operation Read-Modify-Write (RMW) support Toggle/clear/set registers for Output and Direction registers Clock output on port pin Event Channel 0 output on port pin 7 Mapping of port registers (virtual ports) into bit accessible I/O memory space • • • • • • • • • • 14.2 Overview The XMEGA D3 devices have flexible General Purpose I/O Ports. A port consists of up to 8 pins, ranging from pin 0 to pin 7. The ports implement several functions, including synchronous/asynchronous input sensing, pin change interrupts and configurable output settings. All functions are individual per pin, but several pins may be configured in a single operation. 14.3 I/O configuration All port pins (Pn) have programmable output configuration. In addition, all port pins have an inverted I/O function. For an input, this means inverting the signal between the port pin and the pin register. For an output, this means inverting the output signal between the port register and the port pin. The inverted I/O function can be used also when the pin is used for alternate functions. 26 8134I–AVR–12/10 XMEGA D3 14.3.1 Push-pull Figure 14-1. I/O configuration - Totem-pole DIRn OUTn INn Pn 14.3.2 Pull-down Figure 14-2. I/O configuration - Totem-pole with pull-down (on input) DIRn OUTn INn Pn 14.3.3 Pull-up Figure 14-3. I/O configuration - Totem-pole with pull-up (on input) DIRn OUTn INn 14.3.4 Bus-keeper Pn The bus-keeper’s weak output produces the same logical level as the last output level. It acts as a pull-up if the last level was ‘1’, and pull-down if the last level was ‘0’. 27 8134I–AVR–12/10 XMEGA D3 Figure 14-4. I/O configuration - Totem-pole with bus-keeper DIRn OUTn INn Pn 14.3.5 Others Figure 14-5. Output configuration - Wired-OR with optional pull-down OUTn Pn INn Figure 14-6. I/O configuration - Wired-AND with optional pull-up INn Pn OUTn 28 8134I–AVR–12/10 XMEGA D3 14.4 Input sensing • • • • Sense both edges Sense rising edges Sense falling edges Sense low level Input sensing is synchronous or asynchronous depending on the enabled clock for the ports, and the configuration is shown in Figure 14-7 on page 29. Figure 14-7. Input sensing system overview Asynchronous sensing EDGE DETECT Interrupt Control IREQ Synchronous sensing Pn Synchronizer INn D QD Q EDGE DETECT Event INVERTED I/O R R When a pin is configured with inverted I/O, the pin value is inverted before the input sensing. 14.5 Port Interrupt Each port has two interrupts with separate priority and interrupt vector. All pins on the port can be individually selected as source for each of the interrupts. The interrupts are then triggered according to the input sense configuration for each pin configured as source for the interrupt. 14.6 Alternate Port Functions In addition to the input/output functions on all port pins, most pins have alternate functions. This means that other modules or peripherals connected to the port can use the port pins for their functions, such as communication or pulse-width modulation. ”Pinout and Pin Functions” on page 46 shows which modules on peripherals that enable alternate functions on a pin, and which alternate functions that is available on a pin. 29 8134I–AVR–12/10 XMEGA D3 15. T/C - 16-bits Timer/Counter with PWM 15.1 Features • Five 16-bit Timer/Counters – Four Timer/Counters of type 0 – One Timer/Counters of type 1 Four Compare or Capture (CC) Channels in Timer/Counter 0 Two Compare or Capture (CC) Channels in Timer/Counter 1 Double Buffered Timer Period Setting Double Buffered Compare or Capture Channels Waveform Generation: – Single Slope Pulse Width Modulation – Dual Slope Pulse Width Modulation – Frequency Generation Input Capture: – Input Capture with Noise Cancelling – Frequency capture – Pulse width capture – 32-bit input capture Event Counter with Direction Control Timer Overflow and Timer Error Interrupts and Events One Compare Match or Capture Interrupt and Event per CC Channel Hi-Resolution Extension (Hi-Res) Advanced Waveform Extension (AWEX) • • • • • • • • • • • 15.2 Overview XMEGA D3 has five Timer/Counters, four Timer/Counter 0 and one Timer/Counter 1. The difference between them is that Timer/Counter 0 has four Compare/Capture channels, while Timer/Counter 1 has two Compare/Capture channels. The Timer/Counters (T/C) are 16-bit and can count any clock, event or external input in the microcontroller. A programmable prescaler is available to get a useful T/C resolution. Updates of Timer and Compare registers are double buffered to ensure glitch free operation. Single slope PWM, dual slope PWM and frequency generation waveforms can be generated using the Compare Channels. Through the Event System, any input pin or event in the microcontroller can be used to trigger input capture, hence no dedicated pins are required for this. The input capture has a noise canceller to avoid incorrect capture of the T/C, and can be used to do frequency and pulse width measurements. A wide range of interrupt or event sources are available, including T/C Overflow, Compare match and Capture for each Compare/Capture channel in the T/C. PORTC has one Timer/Counter 0 and one Timer/Counter1. PORTD, PORTE and PORTF each have one Timer/Counter 0. Notation of these are TCC0 (Time/Counter C0), TCC1, TCD0, TCE0, and TCF0, respectively. 30 8134I–AVR–12/10 XMEGA D3 Figure 15-1. Overview of a Timer/Counter and closely related peripherals Timer/Counter Base Counter Timer Period Control Logic Counter Prescaler Event System clkPER clkPER4 Compare/Capture Channel D Compare/Capture Channel C Compare/Capture Channel B Compare/Capture Channel A Comparator Buffer Capture Control Waveform Generation AWeX Hi-Res DTI Dead-Time Insertion Pattern Generation Fault Protection The Hi-Resolution Extension can be enabled to increase the waveform generation resolution by 2 bits (4x). This is available for all Timer/Counters. See ”Hi-Res - High Resolution Extension” on page 33 for more details. The Advanced Waveform Extension can be enabled to provide extra and more advanced features for the Timer/Counter. This are only available for Timer/Counter 0. See ”AWEX - Advanced Waveform Extension” on page 32 for more details. PORT 31 8134I–AVR–12/10 XMEGA D3 16. AWEX - Advanced Waveform Extension 16.1 Features • • • • • • • • Output with complementary output from each Capture channel Four Dead Time Insertion (DTI) Units, one for each Capture channel 8-bit DTI Resolution Separate High and Low Side Dead-Time Setting Double Buffered Dead-Time Event Controlled Fault Protection Single Channel Multiple Output Operation (for BLDC motor control) Double Buffered Pattern Generation 16.2 Overview The Advanced Waveform Extension (AWEX) provides extra features to the Timer/Counter in Waveform Generation (WG) modes. The AWEX enables easy and safe implementation of for example, advanced motor control (AC, BLDC, SR, and Stepper) and power control applications. Any WG output from a Timer/Counter 0 is split into a complimentary pair of outputs when any AWEX feature is enabled. These output pairs go through a Dead-Time Insertion (DTI) unit that enables generation of the non-inverted Low Side (LS) and inverted High Side (HS) of the WG output with dead time insertion between LS and HS switching. The DTI output will override the normal port value according to the port override setting. Optionally the final output can be inverted by using the invert I/O setting for the port pin. The Pattern Generation unit can be used to generate a synchronized bit pattern on the port it is connected to. In addition, the waveform generator output from Compare Channel A can be distributed to, and override all port pins. When the Pattern Generator unit is enabled, the DTI unit is bypassed. The Fault Protection unit is connected to the Event System. This enables any event to trigger a fault condition that will disable the AWEX output. Several event channels can be used to trigger fault on several different conditions. The AWEX is available for TCC0. The notation of this is AWEXC. 32 8134I–AVR–12/10 XMEGA D3 17. Hi-Res - High Resolution Extension 17.1 Features • Increases Waveform Generator resolution by 2-bits (4x) • Supports Frequency, single- and dual-slope PWM operation • Supports the AWEX when this is enabled and used for the same Timer/Counter 17.2 Overview The Hi-Resolution (Hi-Res) Extension is able to increase the resolution of the waveform generation output by a factor of 4. When enabled for a Timer/Counter, the Fast Peripheral clock running at four times the CPU clock speed will be as input to the Timer/Counter. The High Resolution Extension can also be used when an AWEX is enabled and used with a Timer/Counter. XMEGA D3 devices have one Hi-Res Extension that can be enabled for each Timer/Counters on PORTC. The notation of this is HIRESC. 33 8134I–AVR–12/10 XMEGA D3 18. RTC - Real-Time Counter 18.1 Features • • • • • • 16-bit Timer Flexible Tick resolution ranging from 1 Hz to 32.768 kHz One Compare register One Period register Clear timer on Overflow or Compare Match Overflow or Compare Match event and interrupt generation 18.2 Overview The XMEGA D3 includes a 16-bit Real-time Counter (RTC). The RTC can be clocked from an accurate 32.768 kHz Crystal Oscillator, the 32.768 kHz Calibrated Internal Oscillator, or from the 32 kHz Ultra Low Power Internal Oscillator. The RTC includes both a Period and a Compare register. For details, see Figure 18-1. A wide range of Resolution and Time-out periods can be configured using the RTC. With a maximum resolution of 30.5 µs, time-out periods range up to 2000 seconds. With a resolution of 1 second, the maximum time-out period is over 18 hours (65536 seconds). Figure 18-1. Real-time Counter overview Period Overflow 32.768 kHz 10-bit prescaler 1.024 kHz = = Counter Compare Match Compare 34 8134I–AVR–12/10 XMEGA D3 19. TWI - Two Wire Interface 19.1 Features • • • • • • • • • • • • Two Identical TWI peripherals Simple yet Powerful and Flexible Communication Interface Both Master and Slave Operation Supported Device can Operate as Transmitter or Receiver 7-bit Address Space Allows up to 128 Different Slave Addresses Multi-master Arbitration Support Up to 400 kHz Data Transfer Speed Slew-rate Limited Output Drivers Noise Suppression Circuitry Rejects Spikes on Bus Lines Fully Programmable Slave Address with General Call Support Address Recognition Causes Wake-up when in Sleep Mode I2C and System Management Bus (SMBus) compatible 19.2 Overview The Two-Wire Interface (TWI) is a bi-directional wired-AND bus with only two lines, the clock (SCL) line and the data (SDA) line. The protocol makes it possible to interconnect up to 128 individually addressable devices. Since it is a multi-master bus, one or more devices capable of taking control of the bus can be connected. The only external hardware needed to implement the bus is a single pull-up resistor for each of the TWI bus lines. Mechanisms for resolving bus contention are inherent in the TWI protocol. PORTC and PORTE each has one TWI. Notation of these peripherals are TWIC and TWIE, respectively. 35 8134I–AVR–12/10 XMEGA D3 20. SPI - Serial Peripheral Interface 20.1 Features • • • • • • • • • Two Identical SPI peripherals Full-duplex, Three-wire Synchronous Data Transfer Master or Slave Operation LSB First or MSB First Data Transfer Seven Programmable Bit Rates End of Transmission Interrupt Flag Write Collision Flag Protection Wake-up from Idle Mode Double Speed (CK/2) Master SPI Mode 20.2 Overview The Serial Peripheral Interface (SPI) allows high-speed full-duplex, synchronous data transfer between different devices. Devices can communicate using a master-slave scheme, and data is transferred both to and from the devices simultaneously. PORTC and PORTD each has one SPI. Notation of these peripherals are SPIC and SPID, respectively. 36 8134I–AVR–12/10 XMEGA D3 21. USART 21.1 Features • • • • • • • • • • • • • • • Three Identical USART peripherals Full Duplex Operation (Independent Serial Receive and Transmit Registers) Asynchronous or Synchronous Operation Master or Slave Clocked Synchronous Operation High-resolution Arithmetic Baud Rate Generator Supports Serial Frames with 5, 6, 7, 8, or 9 Data Bits and 1 or 2 Stop Bits Odd or Even Parity Generation and Parity Check Supported by Hardware Data OverRun Detection Framing Error Detection Noise Filtering Includes False Start Bit Detection and Digital Low Pass Filter Three Separate Interrupts on TX Complete, TX Data Register Empty and RX Complete Multi-processor Communication Mode Double Speed Asynchronous Communication Mode Master SPI mode for SPI communication IrDA support through the IRCOM module 21.2 Overview The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) is a highly flexible serial communication module. The USART supports full duplex communication, and both asynchronous and clocked synchronous operation. The USART can also be set in Master SPI mode to be used for SPI communication. Communication is frame based, and the frame format can be customized to support a wide range of standards. The USART is buffered in both direction, enabling continued data transmission without any delay between frames. There are separate interrupt vectors for receive and transmit complete, enabling fully interrupt driven communication. Frame error and buffer overflow are detected in hardware and indicated with separate status flags. Even or odd parity generation and parity check can also be enabled. One USART can use the IRCOM module to support IrDA 1.4 physical compliant pulse modulation and demodulation for baud rates up to 115.2 kbps. PORTC, PORTD, and PORTE each has one USART. Notation of these peripherals are USARTC0, USARTD0 and USARTE0, respectively. 37 8134I–AVR–12/10 XMEGA D3 22. IRCOM - IR Communication Module 22.1 Features • Pulse modulation/demodulation for infrared communication • Compatible to IrDA 1.4 physical for baud rates up to 115.2 kbps • Selectable pulse modulation scheme – 3/16 of baud rate period – Fixed pulse period, 8-bit programmable – Pulse modulation disabled • Built in filtering • Can be connected to and used by one USART at the time 22.2 Overview XMEGA contains an Infrared Communication Module (IRCOM) for IrDA communication with baud rates up to 115.2 kbps. This supports three modulation schemes: 3/16 of baud rate period, fixed programmable pulse time based on the Peripheral Clock speed, or pulse modulation disabled. There is one IRCOM available which can be connected to any USART to enable infrared pulse coding/decoding for that USART. 38 8134I–AVR–12/10 XMEGA D3 23. ADC - 12-bit Analog to Digital Converter 23.1 Features • • • • • • One ADC with 12-bit resolution 200 ksps sample rate Signed and Unsigned conversions 16 single ended inputs 8x4 differential inputs 3 internal inputs: – Integrated Temperature Sensor – VCC voltage divided by 10 – Bandgap voltage Software selectable gain of 1, 2, 4, 8, 16, 32 or 64 Software selectable resolution of 8- or 12-bit. Internal or External Reference selection Event triggered conversion for accurate timing Interrupt/Event on compare result • • • • • 23.2 Overview XMEGA D3 devices have one Analog to Digital Converters (ADC), see Figure 23-1 on page 40. The ADC converts analog voltages to digital values. The ADC has 12-bit resolution and is capable of converting up to 200K samples per second. The input selection is flexible, and both singleended and differential measurements can be done. For differential measurements an optional gain stage is available to increase the dynamic range. In addition several internal signal inputs are available. The ADC can provide both signed and unsigned results. ADC measurements can either be started by application software or an incoming event from another peripheral in the device. The latter ensure the ADC measurements can be started with predictable timing, and without software intervention. The ADC has one channel, meaning there is one input selection (MUX selection) and one result register available. Both internal and external analog reference voltages can be used. A very accurate internal 1.00V reference is available. An integrated temperature sensor is available and the output from this can be measured with the ADC. A VCC/10 signal and the Bandgap voltage can also be measured by the ADC. 39 8134I–AVR–12/10 XMEGA D3 Figure 23-1. ADC overview C hannel A M U X selection Internal inputs C onfiguration R eference selection Pin inputs ADC C hannel A R egister Pin inputs 1-64 X E vent Trigger The ADC may be configured for 8- or 12-bit result, reducing the minimum conversion time (propagation delay) from 0.5 µs for 12-bit to 3.7 µs for 8-bit result. ADC conversion results are provided left- or right adjusted with optional ‘1’ or ‘0’ padding. This eases calculation when the result is represented as a signed integer (signed 16-bit number). PORTA has one ADC. Notation of this peripheral is ADCA. 40 8134I–AVR–12/10 XMEGA D3 24. AC - Analog Comparator 24.1 Features • Two Analog Comparators • Selectable hysteresis • • – No, Small or Large Analog Comparator output available on pin Flexible Input Selection – All pins on the port – Bandgap reference voltage. – Voltage scaler that can perform a 64-level scaling of the internal VCC voltage. Interrupt and event generation on – Rising edge – Falling edge – Toggle Window function interrupt and event generation on – Signal above window – Signal inside window – Signal below window • • 24.2 Overview XMEGA D3 features two Analog Comparators (AC). An Analog Comparator compares two voltages, and the output indicates which input is largest. The Analog Comparator may be configured to give interrupt requests and/or events upon several different combinations of input change. Hysteresis can be adjusted in order to find the optimal operation for each application. A wide range of input selection is available, both external pins and several internal signals can be used. The Analog Comparators are always grouped in pairs (AC0 and AC1) on each analog port. They have identical behavior but separate control registers. Optionally, the state of the comparator is directly available on a pin. PORTA and has one AC pair. Notations of this peripheral is ACA. 41 8134I–AVR–12/10 XMEGA D3 Figure 24-1. Analog comparator overview Pin inputs Internal inputs + AC0 Pin inputs Internal inputs VCC scaled Interrupt sensitivity control Interrupts Events Pin 0 output Pin inputs Internal inputs + AC1 Pin inputs Internal inputs VCC scaled - 42 8134I–AVR–12/10 XMEGA D3 24.3 Input Selection The Analog comparators have a very flexible input selection and the two comparators grouped in a pair may be used to realize a window function. One pair of analog comparators is shown in Figure 24-1 on page 42. • Input selection from pin – Pin 0, 1, 2, 3, 4, 5, 6 selectable to positive input of analog comparator – Pin 0, 1, 3, 5, 7 selectable to negative input of analog comparator • Internal signals available on positive analog comparator inputs • Internal signals available on negative analog comparator inputs – 64-level scaler of the VCC, available on negative analog comparator input – Bandgap voltage reference 24.4 Window Function The window function is realized by connecting the external inputs of the two analog comparators in a pair as shown in Figure 24-2. Figure 24-2. Analog comparator window function + AC0 Upper limit of window Input signal Interrupt sensitivity control + AC1 Lower limit of window Interrupts Events 43 8134I–AVR–12/10 XMEGA D3 25. OCD - On-chip Debug 25.1 Features • Complete Program Flow Control – Go, Stop, Reset, Step into, Step over, Step out, Run-to-Cursor Debugging on C and high-level language source code level Debugging on Assembler and disassembler level 1 dedicated program address or source level breakpoint for AVR Studio / debugger 4 Hardware Breakpoints Unlimited Number of User Program Breakpoints Unlimited Number of User Data Breakpoints, with break on: – Data location read, write or both read and write – Data location content equal or not equal to a value – Data location content is greater or less than a value – Data location content is within or outside a range – Bits of a data location are equal or not equal to a value • Non-Intrusive Operation – No hardware or software resources in the device are used • High Speed Operation – No limitation on debug/programming clock frequency versus system clock frequency • • • • • • 25.2 Overview The XMEGA D3 has a powerful On-Chip Debug (OCD) system that - in combination with Atmel’s development tools - provides all the necessary functions to debug an application. It has support for program and data breakpoints, and can debug an application from C and high level language source code level, as well as assembler and disassembler level. It has full Non-Intrusive Operation and no hardware or software resources in the device are used. The ODC system is accessed through an external debugging tool which connects to the PDI interface. Refer to ”PDI - Program and Debug Interface” on page 45. 44 8134I–AVR–12/10 XMEGA D3 26. PDI - Program and Debug Interface 26.1 Features • PDI - Program and Debug Interface (Atmel proprietary 2-pin interface) • Access to the OCD system • Programming of Flash, EEPROM, Fuses and Lock Bits 26.2 Overview The programming and debug facilities are accessed through the PDI interface. The PDI physical interface uses one dedicated pin together with the Reset pin, and no general purpose pins are used. The PDI is an Atmel proprietary protocol for communication between the microcontroller and Atmel’s or third party development tools. 45 8134I–AVR–12/10 XMEGA D3 27. Pinout and Pin Functions The pinout of XMEGA D3 is shown in ”” on page 2. In addition to general I/O functionality, each pin may have several function. This will depend on which peripheral is enabled and connected to the actual pin. Only one of the alternate pin functions can be used at time. 27.1 27.1.1 Alternate Pin Function Description The tables below show the notation for all pin functions available and describe its function. Operation/Power Supply VCC AVCC GND Digital supply voltage Analog supply voltage Ground 27.1.2 Port Interrupt functions SYNC ASYNC Port pin with full synchronous and limited asynchronous interrupt function Port pin with full synchronous and full asynchronous interrupt function 27.1.3 Analog functions ACn AC0OUT ADCn AREF Analog Comparator input pin n Analog Comparator 0 Output Analog to Digital Converter input pin n Analog Reference input pin 27.1.4 Timer/Counter and AWEX functions OCnx OCnx OCnxLS OCnxHS Output Compare Channel x for Timer/Counter n Inverted Output Compare Channel x for Timer/Counter n Output Compare Channel x Low Side for Timer/Counter n Output Compare Channel x High Side for Timer/Counter n 46 8134I–AVR–12/10 XMEGA D3 27.1.5 Communication functions SCL SDA SCLIN SCLOUT SDAIN SDAOUT XCKn RXDn TXDn SS MOSI MISO SCK Serial Clock for TWI Serial Data for TWI Serial Clock In for TWI when external driver interface is enabled Serial Clock Out for TWI when external driver interface is enabled Serial Data In for TWI when external driver interface is enabled Serial Data Out for TWI when external driver interface is enabled Transfer Clock for USART n Receiver Data for USART n Transmitter Data for USART n Slave Select for SPI Master Out Slave In for SPI Master In Slave Out for SPI Serial Clock for SPI 27.1.6 Oscillators, Clock and Event TOSCn XTALn CLKOUT EVOUT Timer Oscillator pin n Input/Output for inverting Oscillator pin n Peripheral Clock Output Event Channel 0 Output 27.1.7 Debug/System functions RESET PDI_CLK PDI_DATA Reset pin Program and Debug Interface Clock pin Program and Debug Interface Data pin 47 8134I–AVR–12/10 XMEGA D3 27.2 Alternate Pin Functions The tables below show the main and alternate pin functions for all pins on each port. They also show which peripheral that makes use of or enables the alternate pin function. Table 27-1. PORT A GND AVCC PA0 PA1 PA2 PA3 PA4 PA5 PA6 PA7 PIN # 60 61 62 63 64 1 2 3 4 5 Port A - Alternate functions INTERRUPT ADCA POS ADCA NEG ADAA GAINPOS ADCA GAINNEG ACA POS ACA NEG ACA OUT REFA SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC ADC0 ADC1 ADC2 ADC3 ADC4 ADC5 ADC6 ADC7 ADC0 ADC1 ADC2 ADC3 ADC0 ADC1 ADC2 ADC3 ADC4 ADC5 ADC6 ADC7 ADC4 ADC5 ADC6 ADC7 AC0 AC1 AC2 AC3 AC4 AC5 AC6 AC0 AC1 AREFA AC3 AC5 AC7 AC0 OUT Table 27-2. PORT B PB0 PB1 PB2 PB3 PB4 PB5 PB6 PB7 GND VCC PIN # 6 6 8 9 10 11 12 13 14 15 Port B - Alternate functions INTERRUPT SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC ADCA POS ADC8 ADC9 ADC10 ADC11 ADC12 ADC13 ADC14 ADC15 REFB AREFB 48 8134I–AVR–12/10 XMEGA D3 Table 27-3. PORT C PC0 PC1 PC2 PC3 PC4 PC5 PC6 PC7 GND VCC PIN # 16 17 18 19 20 21 22 23 24 25 Port C - Alternate functions INTERRUPT SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC TCC0 OC0A OC0B OC0C OC0D AWEXC OC0ALS OC0AHS OC0BLS OC0BHS OC0CLS OC0CHS OC0DLS OC0DHS OC1A OC1B XCK0 RXD0 TXD0 SS MOSI MISO SCK CLKOUT EVOUT TCC1 USARTC0 SPIC TWIC SDA SCL CLOCKOUT EVENTOUT Table 27-4. PORT D PD0 PD1 PD2 PD3 PD4 PD5 PD6 PD7 GND VCC PIN # 26 27 28 29 30 31 32 33 34 35 Port D - Alternate functions INTERRUPT SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC TCD0 OC0A OC0B OC0C OC0D XCK0 RXD0 TXD0 SS MOSI MISO SCK CLKOUT EVOUT USARTD0 SPID CLOCKOUT EVENTOUT Table 27-5. PORT E PE0 PE1 PE2 PE3 PE4 PE5 PE6 PE7 GND VCC PIN # 36 37 38 39 40 41 42 43 44 45 Port E - Alternate functions INTERRUPT SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC CLKOUT EVOUT TOSC1 TOSC1 TCE0 OC0A OC0B OC0C OC0D XCK0 RXD0 TXD0 USARTE0 CLOCKOUT EVENTOUT TOSC TWIE SDA SCL 49 8134I–AVR–12/10 XMEGA D3 Table 27-6. PORT F PF0 PF1 PF2 PF3 PF4 PF5 PF6 PF7 GND VCC Port F - Alternate functions PIN # 46 47 48 49 50 51 54 55 52 53 INTERRUPT SYNC SYNC SYNC/ASYNC SYNC SYNC SYNC SYNC SYNC TCF0 OC0A OC0B OC0C OC0D Table 27-7. PORT R PDI RESET PRO PR1 PIN # 56 57 58 59 SYNC SYNC INTERRUPT Port R - Alternate functions PDI PDI_DATA PDI_CLOCK XTAL2 XTAL1 XTAL 50 8134I–AVR–12/10 XMEGA D3 28. Peripheral Module Address Map The address maps show the base address for each peripheral and module in XMEGA D3. For complete register description and summary for each peripheral module, refer to the XMEGA A Manual. Table 28-1. Base Address 0x0000 0x0010 0x0014 0x0018 0x001C 0x0030 0x0040 0x0048 0x0050 0x0060 0x0068 0x0070 0x0078 0x0080 0x0090 0x00A0 0x00B0 0x0180 0x01C0 0x0200 0x0380 0x0400 0x0480 0x04A0 0x0600 0x0620 0x0640 0x0660 0x0680 0x06A0 0x07E0 0x0800 0x0840 0x0880 0x0890 0x08A0 0x08C0 0x08F8 0x0900 0x09A0 0x09C0 0x0A00 0x0A80 0x0AA0 0x0AC0 0x0B00 Peripheral Module Address Map Name GPIO VPORT0 VPORT1 VPORT2 VPORT3 CPU CLK SLEEP OSC DFLLRC32M DFLLRC2M PR RST WDT MCU PMIC PORTCFG EVSYS NVM ADCA ACA RTC TWIC TWIE PORTA PORTB PORTC PORTD PORTE PORTF PORTR TCC0 TCC1 AWEXC HIRESC USARTC0 SPIC IRCOM TCD0 USARTD0 SPID TCE0 AWEXE USARTE0 SPIE TCF0 Description General Purpose IO Registers Virtual Port 0 Virtual Port 1 Virtual Port 2 Virtual Port 2 CPU Clock Control Sleep Controller Oscillator Control DFLL for the 32 MHz Internal RC Oscillator DFLL for the 2 MHz RC Oscillator Power Reduction Reset Controller Watch-Dog Timer MCU Control Programmable MUltilevel Interrupt Controller Port Configuration Event System Non Volatile Memory (NVM) Controller Analog to Digital Converter on port A Analog Comparator pair on port A Real Time Counter Two Wire Interface on port C Two Wire Interface on port E Port A Port B Port C Port D Port E Port F Port R Timer/Counter 0 on port C Timer/Counter 1 on port C Advanced Waveform Extension on port C High Resolution Extension on port C USART 0 on port C Serial Peripheral Interface on port C Infrared Communication Module Timer/Counter 0 on port D USART 0 on port D Serial Peripheral Interface on port D Timer/Counter 0 on port E Advanced Waveform Extensionon port E USART 0 on port E Serial Peripheral Interface on port E Timer/Counter 0 on port F 51 8134I–AVR–12/10 XMEGA D3 29. Instruction Set Summary Mnemonics Operands Description Arithmetic and Logic Instructions ADD ADC ADIW SUB SUBI SBC SBCI SBIW AND ANDI OR ORI EOR COM NEG SBR CBR INC DEC TST CLR SER MUL MULS MULSU FMUL FMULS FMULSU Rd, Rr Rd, Rr Rd, K Rd, Rr Rd, K Rd, Rr Rd, K Rd, K Rd, Rr Rd, K Rd, Rr Rd, K Rd, Rr Rd Rd Rd,K Rd,K Rd Rd Rd Rd Rd Rd,Rr Rd,Rr Rd,Rr Rd,Rr Rd,Rr Rd,Rr Add without Carry Add with Carry Add Immediate to Word Subtract without Carry Subtract Immediate Subtract with Carry Subtract Immediate with Carry Subtract Immediate from Word Logical AND Logical AND with Immediate Logical OR Logical OR with Immediate Exclusive OR One’s Complement Two’s Complement Set Bit(s) in Register Clear Bit(s) in Register Increment Decrement Test for Zero or Minus Clear Register Set Register Multiply Unsigned Multiply Signed Multiply Signed with Unsigned Fractional Multiply Unsigned Fractional Multiply Signed Fractional Multiply Signed with Unsigned Branch Instructions RJMP IJMP EIJMP JMP RCALL ICALL EICALL CALL k k k k Relative Jump Indirect Jump to (Z) Extended Indirect Jump to (Z) Jump Relative Call Subroutine Indirect Call to (Z) Extended Indirect Call to (Z) call Subroutine PC PC(15:0) PC(21:16) PC(15:0) PC(21:16) PC PC PC(15:0) PC(21:16) PC(15:0) PC(21:16) PC ← ← ← ← ← ← ← ← ← ← ← ← PC + k + 1 Z, 0 Z, EIND k PC + k + 1 Z, 0 Z, EIND k None None None None None None None None 2 2 2 3 2 / 3(1) 2 / 3(1) 3(1) 3 / 4(1) Rd Rd Rd Rd Rd Rd Rd Rd + 1:Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd Rd R1:R0 R1:R0 R1:R0 R1:R0 R1:R0 R1:R0 ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← ← Rd + Rr Rd + Rr + C Rd + 1:Rd + K Rd - Rr Rd - K Rd - Rr - C Rd - K - C Rd + 1:Rd - K Rd • Rr Rd • K Rd v Rr Rd v K Rd ⊕ Rr $FF - Rd $00 - Rd Rd v K Rd • ($FFh - K) Rd + 1 Rd - 1 Rd • Rd Rd ⊕ Rd $FF Rd x Rr (UU) Rd x Rr (SS) Rd x Rr (SU) Rd x Rr
ATXMEGA256D3_1012 价格&库存

很抱歉,暂时无法提供与“ATXMEGA256D3_1012”相匹配的价格&库存,您可以联系我们找货

免费人工找货