0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
BL24C512A-SFRC

BL24C512A-SFRC

  • 厂商:

    BELLING(上海贝岭)

  • 封装:

    TSSOP-8_3X4.4MM

  • 描述:

    BL24C512A 提供 524288 位串行电可擦除和可编程只读存储器(EEPROM),组织为 65536每个 8 位的字数。

  • 数据手册
  • 价格&库存
BL24C512A-SFRC 数据手册
BL24C512A 512Kbits (65536×8) Features    Compatible with all I2C bidirectional data – Page Write within 3 ms transfer protocol – Partial Page Writes Allowed Memory array: – 512 Kbits (64 Kbytes) of EEPROM – Page size: 128 bytes – Additional Write lockable page  Write Protect Pin for Hardware Data Protection  Schmitt Trigger, Filtered Inputs for Noise Suppression High-reliability  Single supply voltage and high speed: – 1 MHz  Random and sequential Read modes  Write: – – Endurance: 4 Million Write Cycles – Data Retention: 100 Years Enhanced ESD/Latch-up protection  – Byte Write within 3 ms HBM 8000V 8-lead PDIP/SOP/TSSOP/UDFN packages  Description  The BL24C512A provides 524288 bits of serial low-power electrically erasable and programmable read- essential. only memory (EEPROM), organized as 65536   and low-voltage operation are The BL24C512A offers an additional page, words of 8 bits each. named the Identification Page (128 bytes). The The device is optimized for use in many Identification Page can be used to store industrial and commercial applications where sensitive application parameters which can be (later) permanently locked in Read-only mode. Pin Configuration 8-lead PDIP 8-lead SOP 8-lead TSSOP 8-pad DFN A0 1 8 VCC A0 1 8 VCC A0 1 8 VCC VCC 8 1 A0 A1 2 7 WP A1 2 7 WP A1 2 7 WP WP 7 2 A1 A2 3 6 SCL A2 3 6 SCL A2 3 6 SCL SCL 6 3 A2 GND 4 5 SDA GND 4 5 SDA GND 4 5 SDA SDA 5 4 GND Bottem view BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 1-17 BL24C512A 512Kbits (65536×8) Pin Descriptions Pin Name Type Functions A0-A2 I Address Inputs SDA I/O Serial Data SCL I Serial Clock Input WP I Write Protect GND P Ground Vcc P Power Supply Table 1 Block Diagram Vcc GND WP SCL START STOP LOGIC SDA EN SERIAL CONTROL LOGIC HIGH VOLTAGE PUMP/TIMING LOAD CCMP DEVICE ADDRESS COMPARATOR LOAD INC R E D O C E D X DATA RECOVERY A0 A1 DATA WORD ADRESS COUNTER EEPROM Y DECODER SERIAL MUX A2 DIN DOUT/ACKNOWLEDGE DOUT Figure 1 DEVICE/PAGE ADDRESSES (A2, A1 and A0): The A2, A1 and A0 pins are device address inputs that are hard wire for the BL24C512A. Eight 512K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). SERIAL DATA (SDA): The SDA pin is bi-directional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open- collector devices. SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 2-17 BL24C512A 512Kbits (65536×8) WRITE PROTECT (WP): The BL24C512A has a Write Protect pin that provides hardware data protection. The Write Protect pin allows normal read/write operations when connected to ground (GND). When the Write Protection pin is connected to Vcc, the write protection feature is enabled and operates as shown in the following Table 2. WP Pin Status BL24C512A At VCC Full(512K)Array At GND Normal Read/Write Operations Table 2 Functional Description 1. Memory Organization BL24C512A, 512K SERIAL EEPROM: Internally organized with 512 pages of 128 bytes each, the 512K requires a 16-bit data word address for random word addressing. 2. Device Operation CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 2). Data changes during SCL high periods will indicate a start or stop condition as defined below. START CONDITION: A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 3). STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 3). ACKNOWLEDGE: All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a "0" to acknowledge that it has received each word. This happens during the ninth clock cycle. STANDBY MODE: The BL24C512A features a low-power standby mode which is enabled: (a) upon power- up and (b) after the receipt of the STOP bit and the completion of any internal operations. MEMORY RESET: After an interruption in protocol, power loss or system reset, any two-wire part can be reset by following these steps: 1. Clock up to 9 cycles. 2. Look for SDA high in each cycle while SCL is high. 3. Create a start condition. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 3-17 BL24C512A 512Kbits (65536×8) Figure 2. Data Validity SDA SCL DATA STABLE DATA CHANGE DATA STABLE Figure 3. Start and Stop Definition SDA SCL START STOP Figure 4. Output Acknowledge SCL 1 8 9 DATA IN DATA OUT START ACKNOWLEDGE BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 4-17 BL24C512A 512Kbits (65536×8) 3. Device Addressing The 512K EEPROM devices all require an 8-bit device address word following a start condition to enable the chip for a read or write operation (see Figure 5) The device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown. This is common to all the Serial EEPROM devices. The 512K EEPROM uses A2, A1 and A0 device address bits to allow as much as eight devices on the same bus. These 3 bits must be compared to their corresponding hardwired input pins. The A2, A1 and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are allowed to float. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a compare of the device address, the EEPROM will output a "0". If a compare is not made, the chip will return to a standby state. Figure 5. Device Address MSB 1 LSB 0 1 0 A2 A1 A0 R/W DATA SECURITY: The BL24C512A has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at VCC. 4. Write Operations BYTE WRITE: A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a "0" and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, tWR, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 6). PAGE WRITE: A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a "0" and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, tWR, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 7). The data word address lower five bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 5-17 BL24C512A 512Kbits (65536×8) When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 128 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. WRITE IDENTIFICATION PAGE: The Identification Page (128 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences:  Device type identifier = 1011b  MSB address bits B15/B7 are don't care except for address bit B10 which must be "0". LSB address bits B6/B0 define the byte address inside the Identification page. If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck). Table 3. FIRST WORD ADDRESS B15 B14 B13 B12 B11 B10 B9 B8 B4 B3 B2 B1 B0 Table 4. SECOND WORD ADDRESS B7 B6 B5 ACKNOWLEDGE POLLING: Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a "0", allowing the read or write sequence to continue. 5. Read Operations Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to "1". There are three read operations: current address read, random address read and sequential read. CURRENT ADDRESS READ: The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input "0" but does generate a following stop condition (see Figure 8). BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 6-17 BL24C512A 512Kbits (65536×8) RANDOM READ: A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 9) SEQUENTIAL READ: Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 10). READ IDENTIFICATION PAGE: The Identification Page (128 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. The Identification Page can be read by issuing an Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The MSB address bits B15/B6 are don't care, the LSB address bits B5/B0 define the byte address inside the Identification Page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the Identification Page from location 10d, the number of bytes should be less than or equal to 118, as the ID page boundary is 128 bytes) LOCK IDENTIFICATION PAGE: The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions: Device type identifier = 1011b Address bit B10 must be ‘1’; all other address bits are don't care The data byte must be equal to the binary value xxxx xx1x, where x is don't care Figure 6. Byte Write S T A R T DEVICE ADDRESS W R I T E FIRST WORD ADDRESS SECOND WORD ADDRESS S T O P DATA SDA LINE M S B L R A S / C BWK L A S C B K L A S C B K L A S C B K BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 7-17 BL24C512A 512Kbits (65536×8) Figure 7. Page Write S T A R T W R I T E DEVICE ADDRESS FIRST WORD ADDRESS SECOND WORD ADDRESS DATA(n+1) DATA(n) S T O P DATA(n+1) SDA LINE M S B L R A S / C BWK L A S C B K A C K L A S C B K A C K A C K Figure 8. Current Address Read S T A R T R E A D DEVICE ADDRESS S T O P DATA SDA LINE L R A S / C BWK M S B NO ACK Figure 9. Random Read S T A R T W R I T E DEVICE ADDRESS S T A R T 1st,2nd WORD ADDRESS DEVICE ADDRESS R E A D DATA(n) S T O P SDA LINE M S B L R A S / C BWK L A S C B K A C K NO ACK DUMMY WRITE Figure 10. Sequential Read DEVICE ADDRESS R E A D DATA(n+1) DATA(n) DATA(n+2) DATA(n+x) S T O P SDA LINE R A / C WK A C K A C K A C K NO ACK BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 8-17 BL24C512A 512Kbits (65536×8) Electrical Characteristics Absolute Maximum Stress Ratings:  DC Supply Voltage . . . . . . . . . . . . . . . . .-0.3V to +6.5V  Input / Output Voltage . . . . . . . .GND-0.3V to VCC+0.3V  Operating Ambient Temperature . . . . . -40℃ to +85℃  Storage Temperature . . . . . . . . . . . . -65℃ to +150℃  Electrostatic pulse (Human Body model) . . . . . . . 8000V Comments: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability. DC Electrical Characteristics Applicable over recommended operating range from: TA = -40℃ to +85℃, VCC = +1.7V to +5.5V (unless otherwise noted) Parameter Symbol Min Typ Max Unit Condition Supply Voltage VCC1 1.7 - 5.5 V fSCL≤400KHz Supply Voltage VCC2 2.5 - 5.5 V fSCL≤1000KHz Supply Current VCC=5.0V ICC1 - 0.14 0.3 mA READ at 400KHz Supply Current VCC=5.0V ICC2 - 0.09 0.3 mA WRITE at 400KHz Supply Current VCC=5.0V ISB1 - 0.01 0.5 μA VIN=VCC or VSS Input Leakage Current IL1 - - 1.0 μA VIN=VCC or VSS Output Leakage Current ILO - - 1.0 μA VOUT=VCC or VSS Input Low Level VIL1 -0.3 - VCC×0.3 V VCC=1.7V to 5.5V Input High Level VIH1 VCC×0.7 - VCC+0.3 V VCC=1.7V to 5.5V Output Low Level VCC=1.7V VOL1 - - 0.2 V IOL=0.15mA Output Low Level VCC=5.0V VOL2 - - 0.4 V IOL=3.0mA Table 5 Pin Capacitance Applicable over recommended operating range from TA = 25℃, fSCL = 1000KHz, VCC = +1.7V Parameter Symbol Min Typ Max Unit Condition Input/Output Capacitance(SDA) CI/O - - 8 pF VIO=0V Input Capacitance(A0,A1,A2,SCL) CIN - - 6 pF VIN=0V Table 6 BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 9-17 BL24C512A 512Kbits (65536×8) AC Electrical Characteristics Applicable over recommended operating range from TA = -40℃ to +85℃, VCC = +1.7V to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted) Parameter Symbol 1.7V≤VCC﹤2.5V 2.5V≤VCC﹤5.5V Min Typ Max Min Typ Max Units Clock Frequency,SCL fSCL - - 400 - - 1000 KHz Clock Pulse Width Low tLOW 0.6 - - 0.6 - - μs Clock Pulse Width High tHIGH 0.4 - - 0.4 - - μs Noise Suppression Time tI - - 50 - - 50 ns Clock Low to Data Out Valid tAA 0.1 - 0.55 0.1 - 0.55 μs Time the bus must be free before a new transmission can start tBUF 0.5 - - 0.5 - - μs Start Hold Time tHD:STA 0.25 - - 0.25 - - μs Start Setup Time tSU:STA 0.25 - - 0.25 - - μs Data In Hold Time tHD:DAT 0 - - 0 - - μs Data in Setup Time tSU:DAT 100 - - 100 - - ns Input Rise Time(1) tR - - 0.3 - - 0.3 μs Input Fall Time(1) tF - - 0.3 - - 0.3 μs Stop Setup Time tSu:STO 0.25 - - 0.25 - - μs Data Out Hold Time tDH 50 - - 50 - - ns Write Cycle Time tWR - 1.9 3 - 1.9 3 ms Endurance 4M - - - - - Write Cycle 5.0V,25℃,Byte Mode(1) Table 7 Notes: 1. This parameter is characterized and is not 100% tested. 2. AC measurement conditions: RL (connects to VCC): 1.3 k Input pulse voltages: 0.3 VCC to 0.7 VCC Input rise and fall time: 50 ns Input and output timing reference voltages: 0.5 VCC The value of RL should be concerned according to the actual loading on the user's system. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 10-17 BL24C512A 512Kbits (65536×8) Bus Timing Figure 11. SCL: Serial Clock, SDA: Serial Data I/O tF tHIGH tR tLOW tLOW SCL tSU.DAT tHD.DAT tHD.STA tSU.STA tSU.STO SDA_IN tAA t BUF tDH SDA_OUT Write Cycle Timing Figure 12. SCL: Serial Clock, SDA: Serial Data I/O SCL ACK SDA Word n tWR(1) STOP CONDITION START CONDITION Notes: The write cycle time tWR is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 11-17 BL24C512A 512Kbits (65536×8) Package Information PDIP Outline Dimensions E E1 C eA Top View End View COMMON DIMENSIONS (Unit of Measure=inches) D D1 e B3 4PLCS A2 A b2 b Side View L SYMBOL A A2 b b2 b3 c D D1 E E1 e eA L MIN NOM 0.115 0.014 0.045 0.030 0.008 0.355 0.005 0.300 0.240 0.130 0.018 0.060 0.039 0.010 0.365 0.115 0.310 0.250 0.100BSC 0.300BSC 0.130 MAX 0.210 0.195 0.022 0.070 0.045 0.014 0.400 NOTE 2 5 6 6 0.325 0.280 3 3 4 3 0.150 4 2 Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information. 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. 4. E and eA measured with the leads constrained to be perpendicular to datum. 5. Pointed or rounded lead tips are preferred to ease insertion. 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm). BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 12-17 BL24C512A 512Kbits (65536×8) SOP C 1 E E1 N L Φ COMMON DIMENSIONS Unit of Measure=mm B e D A A1 SYMBOL A A1 B C D E1 E e L Φ MIN 1.35 0.10 0.39 0.21 4.70 3.70 5.80 0.50 0" NOM 4.90 3.90 6.00 1.27BSC - MAX 1.75 0.23 0.48 0.26 5.10 4.10 6.20 NOTE 0.80 8" Notes: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 13-17 BL24C512A 512Kbits (65536×8) TSSOP 3 2 1 E1 E L1 End View N L COMMON DIMENSIONS Unit of Measure=mm Top View A b e D Side View A2 SYMBOL D E E1 A A2 b e L L1 MIN 2.90 4.30 0.80 0.19 0.45 NOM MAX 3.00 3.10 6.40BSC 4.40 4.50 1.20 1.00 1.05 0.30 0.65BSC 0.60 0.75 1.00REF NOTE 2,5 3,5 4 Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side. 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximummaterial condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. 5. Dimension D and E1 to be determined at Datum Plane H. BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 14-17 BL24C512A 512Kbits (65536×8) UDFN D D2 L PIN 1 DOT BY MARKING E E2 PIN #1 IDENTIFICATION CHAMFER TOP VIEW A b e BOTTOM VIEW A3 A1 SIDE VIEW PKG REF A A1 A3 D E b L D2 E2 e COMMON DIMENSION(MM) UT:ULTRA THIN MIN NOM MAX >0.50 0.55 0.60 0.00 0.05 0.15REF 1.95 2.00 2.05 2.95 3.00 3.05 0.20 0.25 0.30 0.20 0.30 0.40 1.25 1.40 1.50 1.15 1.30 1.40 0.50BSC BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 15-17 BL24C512A 512Kbits (65536×8) Ordering Information BL24C512ACode 1 2 3 Description Package type PA: SOP-8L SF: TSSOP-8L DA: PDIP-8L 1 NT: UDFN-8L TC: SOT23-5L RR: TSOT23-5L MA: M2.2 MB: M3.2 Packing type 2 R: Tape and Reel T: Tube Feature 3 S: Standard (default, Pb Free RoHS Std.) C: Green (Halogen Free) BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 16-17 BL24C512A 512Kbits (65536×8) Revision history Vision 1.7 BL24C512A Add Write lockable page in Features Random and sequential Read modes Enhanced ESD/ Latch-up protection UDFN packages Add Table First/Second address Write Identification Page/ Lock Identification Page Read Identification Page Modify DC/AC Electrical Characteristics Vision 1.8 BL24C512A Modify the format Vision 1.91 BL24C512A Update AC/DC Electrical Characteristics Vision 1.92 BL24C512A Modify Package Information Vision 1.93 BL24C512A Update DC Electrical Characteristics Modify the format BL24C512A 512Kbits (65536×8) Belling Proprietary Information. Unauthorized Photocopy and Duplication Prohibited ©2016 Belling All Rights Reserved www.belling.com.cn 17-17
BL24C512A-SFRC 价格&库存

很抱歉,暂时无法提供与“BL24C512A-SFRC”相匹配的价格&库存,您可以联系我们找货

免费人工找货
BL24C512A-SFRC
    •  国内价格
    • 5+1.97284
    • 50+1.63264
    • 150+1.48684
    • 500+1.30497
    • 3000+1.22397
    • 6000+1.17537

    库存:3958

    BL24C512A-SFRC
    •  国内价格
    • 1+1.03342
    • 30+0.99651
    • 100+0.95961
    • 500+0.88579
    • 1000+0.84888
    • 2000+0.82674

    库存:2724