0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74SSTL16837ADGGRE4

74SSTL16837ADGGRE4

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    TSSOP64_17X6.1MM

  • 描述:

    IC UNIV BUS DVR 20BIT 64TSSOP

  • 数据手册
  • 价格&库存
74SSTL16837ADGGRE4 数据手册
SN74SSTL16837A 20-BIT SSTL_3 INTERFACE UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS SCBS675G – SEPTEMBER 1996 – REVISED SEPTEMBER 1998 D D D D D D DGG PACKAGE (TOP VIEW) Member of the Texas Instruments Widebus Family Supports SSTL_3 Signal Inputs and Outputs Flow-Through Architecture Optimizes PCB Layout Meets SSTL_3 Class I and Class II Specifications Latch-Up Performance Exceeds 250 mA Per JESD 17 Packaged in Plastic Thin Shrink Small-Outline Package Y1 Y2 GND Y3 Y4 VDDQ Y5 Y6 GND Y7 Y8 VDDQ Y9 Y10 GND OE VREF GND Y11 Y12 VDDQ Y13 Y14 GND Y15 Y16 VDDQ Y17 Y18 GND Y19 Y20 description This 20-bit universal bus driver is designed for 3-V to 3.6-V VCC operation and SSTL_3 or LVTTL I/O levels. Data flow from A to Y is controlled by the output-enable (OE) input. The device operates in the transparent mode when latch enable (LE) is high. The A data is latched if LE is low and clock (CLK) is held at a high or low logic level. If LE is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74SSTL16837A is characterized for operation from 0°C to 70°C. 1 64 2 63 3 62 4 61 5 60 6 59 7 58 8 57 9 56 10 55 11 54 12 53 13 52 14 51 15 50 16 49 17 48 18 47 19 46 20 45 21 44 22 43 23 42 24 41 25 40 26 39 27 38 28 37 29 36 30 35 31 34 32 33 A1 A2 GND A3 A4 VCC A5 A6 GND A7 A8 VCC A9 A10 GND CLK LE GND A11 A12 VCC A13 A14 GND A15 A16 VCC A17 A18 GND A19 A20 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments Incorporated. Copyright  1998, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 1 SN74SSTL16837A 20-BIT SSTL_3 INTERFACE UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS SCBS675G – SEPTEMBER 1996 – REVISED SEPTEMBER 1998 FUNCTION TABLE INPUTS CLK A OUTPUT Y H X H H H X L L L L ↑ H H L L ↑ L L L L H X L L L X Y0† Y0‡ OE LE L L H X X X Z † Output level before the indicated steady-state input conditions were established, provided that CLK was high before LE went low ‡ Output level before the indicated steady-state input conditions were established logic diagram (positive logic) 16 OE 49 CLK 48 LE LE C1 A1 64 1D 1 Y1 To 19 Other Channels absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ Supply voltage range, VCC or VDDQ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 4.6 V Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to VCC + 0.5 V Output voltage range, VO (see Notes 1 and 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to VDDQ + 0.5 V Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –50 mA Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –50 mA Continuous output current, IO (VO = 0 to VDDQ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±50 mA Continuous current through each VCC, VDDQ, or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±100 mA Package thermal impedance, θJA (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73°C/W Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C § Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. This current flows only when the output is in the high state and VO > VDDQ. 3. The package thermal impedance is calculated in accordance with JESD 51. 2 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 SN74SSTL16837A 20-BIT SSTL_3 INTERFACE UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS SCBS675G – SEPTEMBER 1996 – REVISED SEPTEMBER 1998 recommended operating conditions (see Note 4) MIN VCC VDDQ Supply voltage VREF VTT Reference voltage (VREF = 0.45 × VDDQ) VI VIH Input voltage AC high-level input voltage All inputs VIL VIH AC low-level input voltage All inputs DC high-level input voltage All inputs VIL IOH DC low-level input voltage All inputs IOL TA Low-level output current NOM MAX VDDQ 3 Output supply voltage 1.3 Termination voltage (VREF = VTT = 0.45 × VDDQ) VREF–50mV 0 1.5 VREF UNIT 3.6 V 3.6 V 1.7 V VREF+50mV VCC VREF+400mV V V VREF–400mV VREF+200mV V V VREF–200mV – 20 High-level output current 20 Operating free-air temperature V 0 V mA _C 70 NOTE 4: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER VIK II = –18 mA IOH = –100 µA VOH IOH = –16 mA IOH = –20 mA LE ts OE Data inp inputs, CLK VREF IOL = 20 mA VI = 2.1 V or 0.9 V VI = 3.6 V or 0 VI = 2.1 V or 0.9 V VI = 3.6 V or 0 VI = 2.1 V or 0.9 V VI = 3.6 V or 0 VREF = 1.3 V or 1.7 V IOZ ICC VI = 2.1 V or 0.9 V VI = 3.6 V or 0 Control inputs A port MIN 3 V to 3.6 V VCC–0.2 2.2 3 V or 1 7V VREF = 1 1.3 1.7 VREF = 1 1.3 3 V or 1 1.7 7V 0.5 36V 3.6 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 ±1.2 mA ±5 36V 3.6 3.3 V µA µA ±150 ±4 mA ±150 µA ±10 ±10 90 36V 3.6 Co Y port VO = 2.1 V or 0.9 V † All typical values are at VCC = 3.3 V, TA = 25°C. ±40 ±5 36V 3.6 33V 3.3 V 0.55 36V 3.6 VI = 2 2.1 1 V or 0 0.9 9V V 0.2 3.6 V IO = 0 UNIT –1.2 V 3V VREF = 1 1.3 3 V or 1 1.7 7V MAX 2.1 3 V to 3.6 V VO = 0.9 V or 2.1 V VO = 0 or 3.6 V Ci TYP† VCC 3V 3V IOL = 100 µA IOL = 16 mA VOL II TEST CONDITIONS 90 2.5 2 3 µA mA pF pF 3 SN74SSTL16837A 20-BIT SSTL_3 INTERFACE UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS SCBS675G – SEPTEMBER 1996 – REVISED SEPTEMBER 1998 timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) VCC = 3.3 V ± 0.3 V MIN fclock Clock frequency tw Pulse duration 200 LE high 2.5 CLK high or low 2.5 A before CLK↑ tsu th Setup time A before LE↓ A after CLK↑ Hold time A after LE↓ LE low 1.5 CLK high 1.5 CLK low 2 LE low 1 UNIT MAX MHz ns ns ns 1 switching characteristics over recommended operating free-air temperature range, Class I, VREF = VTT = VDDQ X 0.45 and CL = 10 pF (unless otherwise noted) (see Figure 1) PARAMETER FROM (INPUT) TO (OUTPUT) fmax MIN Y LE CLK UNIT MAX 200 A tpd VCC = 3.3 V ± 0.3 V MHz 1.1 4 1.5 4.1 1 3 ns ten OE Y 1.8 5.5 ns tdis OE Y 1.8 6 ns switching characteristics over recommended operating free-air temperature range, Class II, VREF = VTT = VDDQ X 0.45 and CL = 30 pF (unless otherwise noted) (see Figure 1) PARAMETER FROM (INPUT) TO (OUTPUT) fmax LE UNIT MAX MHz 1.1 4.2 Y 1.5 4.3 CLK 4 MIN 200 A tpd VCC = 3.3 V ± 0.3 V ns 1 3.2 ten OE Y 1.8 5.5 ns tdis OE Y 1.8 6 ns POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 SN74SSTL16837A 20-BIT SSTL_3 INTERFACE UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS SCBS675G – SEPTEMBER 1996 – REVISED SEPTEMBER 1998 PARAMETER MEASUREMENT INFORMATION VTT Test Point 25 Ω 25 Ω = SSTL_3 Class II 50 Ω = SSTL_3 Class I CL = 10 pF or 30 pF (see Note A) LOAD CIRCUIT 1.9 V tw 1.5 V Timing Input 1.9 V 1.1 V 1.5 V Input tsu th 1.1 V 1.9 V Data Input 1.5 V 1.5 V VOLTAGE WAVEFORMS PULSE DURATION 1.5 V 1.1 V VOLTAGE WAVEFORMS SETUP AND HOLD TIMES 1.9 V Output Control 1.5 V 1.5 V 1.1 V tPZL 1.9 V Input 1.5 V 1.5 V 1.1 V tPLH tPHL 1.5 V 1.1 V 1.5 V VOL VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS 1.1 V VOL tPHZ tPZH VOH Output tPLZ VTT Output Waveform 1 (see Note B) Output Waveform 2 (see Note B) VOH 1.9 V 1.9 V VTT VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, ZO = 50 Ω, tr ≤ 1 ns, tf ≤ 1 ns. D. The outputs are measured one at a time with one transition per measurement. E. VTT = VREF = VCC × 0.45 F. tPLZ and tPHZ are the same as tdis. G. tPZL and tPZH are the same as ten. H. tPHL and tPLH are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 5 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER’S RISK. In order to minimize risks associated with the customer’s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI’s publication of information regarding any third party’s products or services does not constitute TI’s approval, warranty or endorsement thereof. Copyright  1998, Texas Instruments Incorporated
74SSTL16837ADGGRE4 价格&库存

很抱歉,暂时无法提供与“74SSTL16837ADGGRE4”相匹配的价格&库存,您可以联系我们找货

免费人工找货