0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
AM26C32IDR

AM26C32IDR

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    SOIC16_150MIL

  • 描述:

    四路差动线路接收器 SOIC16

  • 数据手册
  • 价格&库存
AM26C32IDR 数据手册
Product Folder Order Now Support & Community Tools & Software Technical Documents AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 AM26C32 Quadruple Differential Line Receiver 1 Features • 1 • • • • • • • • • 3 Description Meets or Exceeds the Requirements of ANSI TIA/EIA-422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11 Low Power, ICC = 10 mA Typical ±7-V Common-Mode Range With ±200-mV Sensitivity Input Hysteresis: 60 mV Typical tpd = 17 ns Typical Operates From a Single 5-V Supply 3-State Outputs Input Fail-Safe Circuitry Improved Replacements for AM26LS32 Device Available in Q-Temp Automotive The AM26C32 device is a quadruple differential line receiver for balanced or unbalanced digital data transmission. The enable function is common to all four receivers and offers a choice of active-high or active-low input. The 3-state outputs permit connection directly to a busorganized system. Fail-safe design specifies that if the inputs are open, the outputs always are high. The AM26C32 devices are manufactured using a BiCMOS process, which is a combination of bipolar and CMOS transistors. This process provides the high voltage and current of bipolar with the low power of CMOS to reduce the power consumption to about one-fifth that of the standard AM26LS32, while maintaining AC and DC performance. Device Information(1) 2 Applications • • • • • PART NUMBER High-Reliability Automotive Applications Factory Automation ATM and Cash Counters Smart Grid AC and Servo Motor Drives PACKAGE BODY SIZE (NOM) AM26C32N PDIP (16) 19.30 mm × 6.35 mm AM26C32NS SO (16) 10.20 mm × 5.30 mm AM26C32D SOIC (16) 9.90 mm × 3.90 mm AM26C32PW TSSOP (16) 5.00 mm × 4.40 mm AM26C32J CDIP (16) 21.34 mm × 6.92 mm AM26C32W CFP (16) 10.16 mm × 6.73 mm AM26C32FK LCCC (20) 8.90 mm × 8.90 mm (1) For all available packages, see the orderable addendum at the end of the data sheet. Simplified Schematic G 4 12 G 2 1A 3 1 1Y 1B 6 2A 5 2Y 7 2B 10 3A 11 3Y 9 3B 14 4A 13 15 4Y 4B 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com Table of Contents 1 2 3 4 5 6 7 8 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 6.7 4 4 4 4 5 5 6 Absolute Maximum Ratings ...................................... ESD Ratings.............................................................. Recommended Operating Conditions....................... Thermal Information ................................................. Electrical Characteristics........................................... Switching Characteristics .......................................... Typical Characteristics .............................................. Parameter Measurement Information .................. 7 Detailed Description .............................................. 8 8.1 Overview ................................................................... 8 8.2 Functional Block Diagram ......................................... 8 8.3 Feature Description................................................... 8 8.4 Device Functional Modes.......................................... 9 9 Application and Implementation ........................ 10 9.1 Application Information............................................ 10 9.2 Typical Application ................................................. 10 10 Power Supply Recommendations ..................... 12 11 Layout................................................................... 12 11.1 Layout Guidelines ................................................. 12 11.2 Layout Example .................................................... 12 12 Device and Documentation Support ................. 13 12.1 12.2 12.3 12.4 12.5 Receiving Notification of Documentation Updates Community Resources.......................................... Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 13 13 13 13 13 13 Mechanical, Packaging, and Orderable Information ........................................................... 13 4 Revision History Changes from Revision K (June 2015) to Revision L • Changed II unit value From: µA To: mA in the Electrical Characteristics table...................................................................... 5 Changes from Revision J (February 2014) to Revision K • Page Page Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ............................... 1 Changes from Revision I (September 2004) to Revision J Page • Updated document to new TI data sheet format - no specification changes ......................................................................... 1 • Deleted Ordering Information table. ....................................................................................................................................... 1 • Updated Features ................................................................................................................................................................... 1 • Added ESD Warning .............................................................................................................................................................. 3 2 Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 5 Pin Configuration and Functions D, N, NS, PW, J or W Package 16-Pin SOIC, PDIP, SO, TSSOP, CDIP, or CFP Top View 16 2 15 3 14 4 13 5 12 6 11 7 10 8 9 1A 1B NC VCC 4B 1 VCC 4B 4A 4Y G 3Y 3A 3B 1Y G NC 2Y 2A 4 3 2 1 20 19 18 5 17 6 16 7 15 8 14 9 10 11 12 13 4A 4Y NC G 3Y 2B GND NC 3B 3A 1B 1A 1Y G 2Y 2A 2B GND FK Package 20-Pin LCCC Top View Pin Functions PIN LCCC SOIC, PDIP, SO, TSSOP, CFP, or CDIP I/O 1A 3 2 I RS422/RS485 differential input (noninverting) 1B 2 1 I RS422/RS485 differential input (inverting) 1Y 4 3 O Logic level output 2A 8 6 I RS422/RS485 differential input (noninverting) 2B 9 7 I RS422/RS485 differential input (inverting) NAME DESCRIPTION 2Y 7 5 O Logic level output 3A 13 10 I RS422/RS485 differential input (noninverting) 3B 12 9 I RS422/RS485 differential input (inverting) 3Y 14 11 O Logic level output 4A 18 14 I RS422/RS485 differential input (noninverting) 4B 19 15 I RS422/RS485 differential input (inverting) 4Y 17 13 O Logic level output G 5 4 I Active-high select G 15 12 I Active-low select GND 10 8 — Ground — — Do not connect 16 — Power Supply 1 NC (1) 6 11 16 VCC (1) 20 NC – no internal connection. Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 3 AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) MIN VCC Supply voltage (2) VI Input voltage VID MAX UNIT 7 V A or B inputs –11 14 G or G inputs –0.5 VCC + 0.5 Differential input voltage –14 14 VO Output voltage –0.5 VCC + 0.5 V IO Output current ±25 mA Tstg Storage temperature 150 °C (1) (2) -65 V V Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values, except differential voltages, are with respect to the network ground terminal. 6.2 ESD Ratings VALUE Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 V(ESD) (1) (2) Electrostatic discharge (1) UNIT ±3000 Charged-device model (CDM), per JEDEC specification JESD22C101 (2) V ±2000 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) MIN NOM MAX 4.5 5 5.5 V 2 Vcc V 0 0.8 V -7 +7 V High-level output current –6 mA Low-level output current 6 mA VCC Supply voltage VIH High-level input voltage VIL Low-level input voltage VIC Common-mode input voltage IOH IOL AM26C32C TA Operating free-air temperature 0 UNIT 70 AM26C32I –40 85 AM26C32Q –40 125 AM26C32M –55 125 °C 6.4 Thermal Information AM26C32 THERMAL METRIC (1) RθJA (1) 4 Junction-to-ambient thermal resistance D (SOIC) N (PDIP) NS (SO) PW (TSSOP) 16 PINS 16 PINS 16 PINS 16 PINS 73 67 64 108 UNIT °C/W For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VIT+ Differential input high-threshold voltage VO = VOH(min), IOH = –440 µA VIT– Differential input low-threshold voltage VO = 0.45 V, IOL = 8 mA Vhys Hysteresis voltage (VIT+ – VIT−) VIK Enable input clamp voltage VCC = 4.5 V, II = –18 mA VOH High-level output voltage VID = 200 mV, IOH = –6 mA VOL Low-level output voltage VID = –200 mV, IOL = 6 mA IOZ OFF-state (high-impedance state) output current VO = VCC or GND II Line input current IIH High-level enable current VI = 2.7 V IIL Low-level enable current VI = 0.4 V ri Input resistance One input to ground ICC Quiescent supply current VCC = 5.5 V (1) (2) MIN TYP (1) MAX VIC = –7 V to 7 V 0.2 VIC = 0 V to 5.5 V 0.1 VIC = –7 V to 7 V –0.2 (2) VIC = 0 V to 5.5 V –0.1 (2) UNIT V V 60 mV –1.5 V 3.8 V 0.2 0.3 V ±0.5 ±5 µA VI = 10 V, Other input at 0 V 1.5 mA VI = –10 V, Other input at 0 V –2.5 mA 20 μA –100 μA 15 mA 12 17 10 kΩ All typical values are at VCC = 5 V, VIC = 0, and TA = 25°C. The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for commonmode input voltage. 6.6 Switching Characteristics over operating free-air temperature range, CL = 50 pF (unless otherwise noted) PARAMETER tPLH Propagation delay time, low- to high-level output tPHL Propagation delay time, high- to low-level output tTLH Output transition time, low- to high-level output tTHL Output transition time, high- to low-level output tPZH Output enable time to high-level tPZL Output enable time to low-level tPHZ Output disable time from high-level tPLZ Output disable time from low-level (1) AM26C32C AM26C32I TEST CONDITIONS See Figure 2 See Figure 2 See Figure 3 See Figure 3 AM26C32Q AM26C32M UNIT MIN TYP (1) MAX MIN TYP (1) MAX 9 17 27 9 17 27 ns 9 17 27 9 17 27 ns 4 9 4 10 ns 4 9 4 9 ns 13 22 13 22 ns 13 22 13 22 ns 13 22 13 26 ns 13 22 13 25 ns All typical values are at VCC = 5 V, TA = 25°C. Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 5 AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com 6.7 Typical Characteristics 6 Output Voltage - V 5 4 3 2 1 0 HIGH LOW ±1 0 10 20 30 40 Logic Input Current - mA 50 C001 Figure 1. Output Voltage vs Input Current 6 Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 7 Parameter Measurement Information 90% Output A Input B tTHL tTLH VCC Device Under Test 90% 10% 10% tPHL tPLH CL = 50 pF (see Note A) 2.5 V 0V −2.5 V Input TEST CIRCUIT A. VOH 50% VOL VOLTAGE WAVEFORMS CL includes probe and jig capacitance. Figure 2. Switching Test Circuit and Voltage Waveforms VCC S1 VID = ±2.5 V G Input G Input A Input B Input RL = 1 kΩ Device Under Test tPZL, tPLZ Measurement: S1 to VCC tPZH, tPHZ Measurement: S1 to GND CL = 50 pF (see Note A) TEST CIRCUIT 3V G 1.3 V 0V 3V G (see Note B) 1.3 V 0V tPZH Output (with VID = 2.5 V) tPHZ 50% VOH −0.5 V tPHZ VOH −0.5 V VOH VOL tPZL Output (with VID = −2.5 V) tPZH tPLZ tPZL tPLZ VOH 50% VOL + 0.5 V VOL + 0.5 V VOL VOLTAGE WAVEFORMS A. CL includes probe and jig capacitance. B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle ≤ 50%, tr = tf = 6 ns. Figure 3. Enable/Disable Time Test Circuit and Output Voltage Waveforms Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 7 AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com 8 Detailed Description 8.1 Overview The AM26C32 is a quadruple differential line receiver that meets the necessary requirements for NSI TIA/EIA422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11. This device allows a low power or low voltage MCU to interface with heavy machinery, subsystems and other devices through long wires of up to 1000m, giving any design a reliable and easy to use connection. As any RS422 interface, the AM26C32 works in a differential voltage range, which enables very good signal integrity. 8.2 Functional Block Diagram EQUIVALENT OF G OR G INPUT EQUIVALENT OF A OR B INPUT VCC VCC 17 kΩ NOM TYPICAL OF ALL OUTPUTS VCC 1.7 kΩ NOM Input 288 kΩ NOM Input Output GND GND 1.7 kΩ NOM VCC (A inputs) or GND (B inputs) GND 8.3 Feature Description 8.3.1 ±7-V Common-Mode Range With ±200-mV Sensitivity For a common-mode voltage varying from -7V to 7V, the input voltage is acceptable in low ranges greater than 200 mV as a standard. 8.3.2 Input Fail-Safe Circuitry RS-485 specifies that the receiver output state should be logic high for differential input voltages of VAB ≥ +200 mV and logic low for VAB ≤ –200 mV. For input voltages in between these limits, a receiver’s output state is not defined and can randomly assume high or low. Removing the uncertainty of random output states, modern transceiver designs include internal biasing circuits that put the receiver output into a defined state (typically high) in the absence of a valid input signal. A loss of input signal can be caused by an pen circuit caused by a wire break or the unintentional disconnection of a transceiver from the bus. The AM26C32 has an internal circuit that ensures functionality during an idle bus. 8.3.3 Active-High and Active-Low The device can be configure using the G and G logic inputs to select receiver output. The high voltage or logic 1 on the G pin, allows the device to operate on an active-high and having a low voltage or logic 0 on the G enables active low operation. These are simply a way to configure the logic to match that of the receiving or transmitting controller or microprocessor. 8.3.4 Operates from a Single 5-V Supply Both the logic and receivers operate from a single 5-V rail, making designs much more simple. The line drivers and receivers can operate off the same rail as the host controller or a similar low voltage supply, thus simplifying power structure. 8 Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 8.4 Device Functional Modes 8.4.1 Enable and Disable The receivers implemented in these RS422 devices can be configured using the G and G pins to be enabled or disabled. This allows users to ignore or filter out transmissions as desired. Table 1. Function Table (Each Receiver) DIFFERENTIA L INPUT A/B VID ≥ VIT+ VIT < VID < VIT+ VID ≤ VITX ENABLES OUTPUT G G Y H X H X L H H X ? X L ? H X L X L L L H Z Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 9 AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com 9 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 9.1 Application Information When designing a system that uses drivers, receivers, and transceivers that comply with RS-422 or RS-485, proper cable termination is essential for highly reliable applications with reduced reflections in the transmission line. Because RS-422 allows only one driver on the bus, if termination is used, it is placed only at the end of the cable near the last receiver. In general, RS-485 requires termination at both ends of the cable. Factors to consider when determining the type of termination usually are performance requirements of the application and the ever-present factor, cost. The different types of termination techniques discussed are unterminated lines, parallel termination, AC termination, and multipoint termination. Laboratory waveforms for each termination technique (except multipoint termination) illustrate the usefulness and robustness of RS-422 (and, indirectly, RS485). Similar results can be obtained if 485-compliant devices and termination techniques are used. For laboratory experiments, 100 feet of 100-Ω, 24-AWG, twisted-pair cable (Bertek) was used. A single driver and receiver, TI AM26C31C and AM26C32C, respectively, were tested at room temperature with a 5-V supply voltage. Two plots per termination technique are shown. In each plot, the top waveform is the driver input and the bottom waveform is the receiver output. To show voltage waveforms related to transmission-line reflections, the first plot shows output waveforms from the driver at the start of the cable; the second plot shows input waveforms to the receiver at the far end of the cable. 9.2 Typical Application AM26C31 (One Driver) DIN D AM26C32 (One Receiver) RT ROUT D Figure 4. Differential Terminated Configuration 9.2.1 Design Requirements Resistor and capacitor (if used) termination values are shown for each laboratory experiment, but vary from system to system. For example, the termination resistor, RT, must be within 20% of the characteristic impedance, Zo , of the cable and can vary from about 80 Ω to 120 Ω. 9.2.2 Detailed Design Procedure Figure 4 shows a configuration with no termination. Although reflections are present at the receiver inputs at a data signaling rate of 200 kbps with no termination, the RS-422-compliant receiver reads only the input differential voltage and produces a clean signal at the output. 10 Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 Typical Application (continued) 9.2.3 Application Curve 5 4 Voltage (V) 3 2 1 0 ±1 ±2 Y A/B ±3 0 0.1 0.2 0.3 Time ( s) 0.4 0.5 C001 Figure 5. Differential 120-Ω Terminated Output Waveforms (Cat 5E Cable) Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 11 AM26C32 SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 www.ti.com 10 Power Supply Recommendations Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. 11 Layout 11.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: • Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry. – Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications. • Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. • To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. • Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance. • Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. • Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. 11.2 Layout Example VDD VCC 1B 1 16 1A 2 15 4B 1Y 3 14 4A Reduce logic signal trace G when possible 4 2Y 5 12 G 2A 6 11 3Y 2B 7 10 3A Termination Resistor 0.1µF 13 4Y AM26C32 GND 8 9 3B Figure 6. Trace Layout on PCB and Recommendations 12 Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 AM26C32 www.ti.com SLLS104L – DECEMBER 1990 – REVISED OCTOBER 2018 12 Device and Documentation Support 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright © 1990–2018, Texas Instruments Incorporated Product Folder Links: AM26C32 13 PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (°C) Device Marking (4/5) 5962-9164001Q2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 59629164001Q2A AM26C32 MFKB 5962-9164001QEA ACTIVE CDIP J 16 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9164001QE A AM26C32MJB 5962-9164001QFA ACTIVE CFP W 16 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9164001QF A AM26C32MWB AM26C32CD ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 AM26C32CDBR ACTIVE SSOP DB 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM AM26C32CDE4 ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 AM26C32C AM26C32CDR ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 AM26C32C AM26C32CDRE4 ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 AM26C32C AM26C32CN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) NIPDAU N / A for Pkg Type 0 to 70 AM26C32CN AM26C32CNE4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) NIPDAU N / A for Pkg Type 0 to 70 AM26C32CN AM26C32CNSR ACTIVE SO NS 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 26C32 AM26C32CNSRG4 ACTIVE SO NS 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM 0 to 70 26C32 AM26C32ID ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I AM26C32IDE4 ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I AM26C32IDG4 ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I Addendum-Page 1 AM26C32C 26C32 Samples PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (°C) Device Marking (4/5) AM26C32IDR ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I AM26C32IDRE4 ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I AM26C32IDRG4 ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 AM26C32I AM26C32IN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) NIPDAU N / A for Pkg Type -40 to 85 AM26C32IN AM26C32INSR ACTIVE SO NS 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 26C32I AM26C32IPW ACTIVE TSSOP PW 16 90 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 26C32I AM26C32IPWG4 ACTIVE TSSOP PW 16 90 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 26C32I AM26C32IPWR ACTIVE TSSOP PW 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 26C32I AM26C32IPWRG4 ACTIVE TSSOP PW 16 2000 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 85 26C32I AM26C32MFKB ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 59629164001Q2A AM26C32 MFKB AM26C32MJB ACTIVE CDIP J 16 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9164001QE A AM26C32MJB AM26C32MWB ACTIVE CFP W 16 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9164001QF A AM26C32MWB AM26C32QD ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 125 AM26C32Q AM26C32QDG4 ACTIVE SOIC D 16 40 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 125 26C32Q AM26C32QDR ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) NIPDAU Level-1-260C-UNLIM -40 to 125 AM26C32Q (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. Addendum-Page 2 Samples PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of
AM26C32IDR 价格&库存

很抱歉,暂时无法提供与“AM26C32IDR”相匹配的价格&库存,您可以联系我们找货

免费人工找货
AM26C32IDR
  •  国内价格
  • 1+1.06109
  • 10+1.02059
  • 100+0.92339
  • 500+0.87479

库存:1861