Product
Folder
Order
Now
Support &
Community
Tools &
Software
Technical
Documents
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
bq25898C I2C Controlled Single Cell 3-A Charger for High Input Voltage in Compact
DSBGA Package
1 Features
2 Applications
•
•
•
•
1
•
•
•
•
•
•
•
•
•
•
•
Operation as Slave Charger to Provide Fast
Charging in Dual Charger Operation
Simple Configuration with Minimum BOM
High Efficiency 3-A, 1.5-MHz Switch Mode Buck
Charge
– 92% Charge Efficiency at 3 A and 94% Charge
Efficiency at 2 A Charge Current
– Optimize for High Voltage Input (9 V / 12 V)
– Low Power PFM mode for Light Load
Operations
Single Input to Support USB Input and Adjustable
High Voltage Adapters
– Support 3.9-V to 14-V Input Voltage Range
– Input Current Limit (100 mA to 3.25 A with 50mA resolution) to Support USB2.0, USB3.0
standard and High Voltage Adapters
– Wide Input Dynamic Power Management
(DPM) Range
Highest Battery Discharge Efficiency with 5-mΩ
Battery MOSFET
Default Charge Disabled
Integrated ADC for System Monitor
(Input, System and Battery Voltage, Temperature,
Charge Current)
Flexible Autonomous and I2C Mode for Optimal
System Performance
Remote Battery Sensing
High Integration includes all MOSFETs, Current
Sensing and Loop Compensation
High Accuracy
– ±0.5% Charge Voltage Regulation
– ±5% Charge Current Regulation
– ±7.5% Input Current Regulation
Safety
– Thermal Regulation and Thermal Shutdown
– Input UVLO/Overvoltage Protection
– Battery OVP
– Safety Timer
Smart Phone
Tablet PC
Portable Internet Devices
3 Description
The bq25898C is a highly-integrated switch-mode
battery charge management and system power path
management device for single cell Li-Ion and Lipolymer battery. The device supports high input
voltage for charging. The low impedance power path
optimizes switch-mode operation efficiency, reduces
battery charging time and extends battery life during
discharging phase. The I2C serial interface with
charging and system settings makes the device a
truly flexible solution. The bq25898C is available in a
2.8mm x 2.5mm 42-ball DSBGA package.
Device Information(1)
PART NUMBER
bq25898C
PACKAGE
BODY SIZE (NOM)
DSBGA (42)
2.80 mm x 2.50 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Simplified Schematic
INPUT
3.9V±14V
USB
SW
VBUS
BTST
SYS
ICHG
I2C BUS
BAT
BATSEN
bq25898C
Host
Host Control
Copyright © 2016, Texas Instruments Incorporated
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Description (Continued) ........................................
Pin Configuration and Functions .........................
Specifications.........................................................
7.1
7.2
7.3
7.4
7.5
7.6
7.7
8
1
1
1
2
3
4
5
Absolute Maximum Ratings ...................................... 5
ESD Ratings.............................................................. 5
Recommended Operating Conditions....................... 6
Thermal Information .................................................. 6
Electrical Characteristics........................................... 6
Timing Requirements ................................................ 9
Typical Characteristics ............................................ 10
Detailed Description ............................................ 12
8.1 Functional Block Diagram ....................................... 13
8.2 Feature Description................................................. 14
8.3 Device Functional Modes........................................ 23
8.4 Register Map........................................................... 25
9
Application and Implementation ........................ 42
9.1 Application Information............................................ 42
9.2 Typical Application Diagram ................................... 42
10 Power Supply Recommendations ..................... 46
11 Layout................................................................... 46
11.1 Layout Guidelines ................................................. 46
11.2 Layout Example .................................................... 46
12 Device and Documentation Support ................. 47
12.1
12.2
12.3
12.4
12.5
12.6
Device Support ....................................................
Receiving Notification of Documentation Updates
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
47
47
47
47
47
47
13 Mechanical, Packaging, and Orderable
Information ........................................................... 47
4 Revision History
Changes from Revision A (December 2016) to Revision B
•
Page
Full data sheet to product folder ............................................................................................................................................ 1
Changes from Original (March 2016) to Revision A
Page
•
Added Battery MOSFET to Highest Battery Discharge Efficiency Feature............................................................................ 1
•
Changed Integrated ADC for System Monitor Feature ......................................................................................................... 1
•
Changed charge disabled to both fast charge and precharge disabled................................................................................. 3
•
Changed PG to PG in Description ......................................................................................................................................... 3
•
Changed anode to cathode in BTST ..................................................................................................................................... 5
•
Changed cathode to anode in REGN .................................................................................................................................... 5
•
Deleted I(BOOST) from Electrical Characteristics....................................................................................................................... 6
•
Changed falling to rising in tACOV_RISING test conditions in Electrical Characteristics .............................................................. 6
•
Changed 128 mA to 0 mA (precharge disabled) in Table 2 ................................................................................................ 16
•
Changed 128 mA to 0 mA (precharge disabled) in Table 3 ................................................................................................ 17
•
Changed Fast Charge Current from 4032 mA to 3008 mA in Figure 10.............................................................................. 18
•
Changed charge to both fast charge and precharge in Table 10 ........................................................................................ 29
•
Changed 128mA (0001) to 0mA when REG04[5:0] = 000000 in Table 11 .......................................................................... 30
•
Changed REG09 bits 5 - 2 from R/W to R .......................................................................................................................... 34
•
Changed bit 5 in Table 15 ................................................................................................................................................... 34
•
Changed REG0B bit1 from x to 1 ........................................................................................................................................ 36
•
Added note to Figure 40 ...................................................................................................................................................... 42
2
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
5 Description (Continued)
The bq25898C is a highly-integrated 3-A switch-mode battery charge management device for single cell Li-Ion
and Li-polymer battery. As a tiny and cost-effective device, it can also be configured as slave charger to provide
fast charging in dual charger applications.
It features fast charging with high input voltage support for a wide range of smartphone, tablet and portable
devices. Its low impedance power path optimizes switch-mode operation efficiency, reduces battery charging
time and extends battery life during discharging phase. The solution is highly integrated with input reverseblocking FET (RBFET,Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and
integrated charge current sensing. It also integrates the bootstrap diode for the high-side gate drive and battery
monitor for simplified system design. The I2C serial interface with charging and system settings makes the
device a truly flexible solution.
The device supports a wide range of input sources, including standard USB host port, USB charging port, and
USB compliant adjustable high voltage adapter. To set the default input current limit, the device takes the result
from detection circuit in the system, such as USB PHY device. The device is compliant with USB 2.0 and USB
3.0 power spec with input current and voltage regulation.
The default charge current is set to 0 mA (both fast charge and precharge disabled). Once charge is enabled, the
device may initiate and complete a charging cycle with software control.
The charger provides various safety features for battery charging and system operations, charging safety timer
and overvoltage/overcurrent protections. The thermal regulation reduces charge current when the junction
temperature exceeds 120°C (programmable). The STAT output reports the charging status and any fault
conditions. The PG output indicates if a good power source is present. The INT immediately notifies host when
fault occurs.
The device is available in a 2.80 mm x 2.50 mm 42-ball DSBGA package.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
3
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
6 Pin Configuration and Functions
YFF Package
42-Pin DSBGA
Top View
1
2
3
4
5
6
A
BAT
SYS
SCL
PGND
REGN
BTST
B
BAT
SYS
SDA
CE
NC
NC
C
BAT
SYS
PSEL
PGND
SW
PGND
D
BAT
SYS
PG
PMID
SW
PGND
E
BAT
SYS
VBUS
PMID
SW
PGND
F
BATSEN
INT
VBUS
PMID
SW
PGND
G
STAT
PGND
VBUS
PMID
SW
PGND
Pin Functions
PIN
(1)
4
TYPE (1)
DESCRIPTION
E3-G3
P
Charger Input Voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS
and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to PGND and place it as close as
possible to IC.
PSEL
C3
DI
Power source selection input. High indicates a USB host source and Low indicates an adapter source.
PG
D3
DO
Open drain active low power good indicator. Connect to the pull up rail via 10-kohm resistor. LOW indicates a
good input source if the input voltage is within VVBUS_OP, above SLEEP mode threshold (VSLEEPZ), and
current limit is above IBATSRC (30mA).
STAT
G1
DO
Open-drain interrupt output. Connect to the INT to a logic rail via 10-kohm resistor. The INT pin sends active
low, 256-us pulse to host to report charger device status and fault.
NAME
NO.
VBUS
SCL
A3
DI
I2C Interface clock. Connect SCL to the logic rail through a 10-kΩ resistor.
SDA
B3
DIO
I2C Interface data. Connect SDA to the logic rail through a 10-kΩ resistor.
INT
F2
DO
Open-drain Interrupt Output. Connect the INT to a logic rail via 10-kΩ resistor. The INT pin sends active low,
256-μs pulse to host to report charger device status and fault.
CE
B4
DI
Active low charge enable pin. Battery charging is enabled when CHG_CONFIG = 1 and CE pin = Low. CE pin
must be pulled High or Low.
NC
B5-B6
BAT
A1-E1
No connect. Float the pin.
P
Battery connection point to the positive terminal of the battery pack. The internal current sensing circuitry is
connected between SYS and BAT. Connect a 10uF closely to the BAT pin.
DI (Digital Input), DO (Digital Output), DIO (Digital Input/Output), AI (Analog Input), AO (Analog Output), AIO (Analog Input/Output)
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Pin Functions (continued)
PIN
TYPE (1)
DESCRIPTION
NAME
NO.
SYS
A2-E2
P
Converter output connection point. The internal current sensing circuitry is connected between SYS and BAT.
Connect a 20uF closely to the SYS pin.
PGND
C4,C6G6,A4,G2
P
Power ground connection for high-current power converter node. Internally, PGND is connected to the source
of the n-channel LSFET. On PCB layout, connect directly to ground connection of input and output capacitors
of the charger. A single point connection is recommended between power PGND and the analog GND near the
IC PGND pin.
SW
C5-G5
P
Switching node connecting to output inductor. Internally SW is connected to the source of the n-channel
HSFET and the drain of the n-channel LSFET. Connect the 0.047μF bootstrap capacitor from SW to BTST.
BTST
A6
P
PWM high side driver positive supply. Internally, the BTST is connected to the cathode of the boost-strap
diode. Connect the 0.047μF bootstrap capacitor from SW to BTST.
REGN
A5
P
PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boost-strap
diode. Connect a 4.7μF (10 V rating) ceramic capacitor from REGN to analog GND. The capacitor should be
placed close to the IC.
PMID
D4-G4
DO
Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Given the total
input capacitance, put 1μF on VBUS to PGND, and the rest capacitance on PMID to PGND.
BATSEN
F1
AI
Remote battery sense input. The typical pin resistance is 800 kΩ. Connect as close to battery as possible.
7 Specifications
7.1 Absolute Maximum Ratings (1)
over operating free-air temperature range (unless otherwise noted)
Voltage range (with respect to GND)
Output sink current
MIN
MAX
VALUE
VBUS (converter not switching)
–2
22
V
PMID (converter not switching)
–0.3
22
V
STAT
–0.3
20
V
PG
–0.3
7
V
PSEL
–0.3
7
V
BTST
–0.3
20
V
–3
16
V
BAT, SYS (converter not switching)
–0.3
6
V
SDA, SCL, INT, REGN, CE
–0.3
7
V
BTST TO SW
–0.3
7
V
PGND to GND
–0.3
0.3
V
BATSEN
–0.3
7
V
INT, STAT
6
mA
PG
6
mA
SW
Junction temperature
–40
150
°C
Storage temperature range, Tstg
–65
150
°C
(1)
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage
values are with respect to the network ground terminal unless otherwise noted.
7.2 ESD Ratings
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001
VESD
(1)
(2)
Electrostatic discharge
Charged device model (CDM), per JEDEC specification
JESD22-C101 (2)
(1)
VALUE
UNIT
±2000
V
±250
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
5
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
7.3 Recommended Operating Conditions
VIN
Input voltage
IIN
Input current (VBUS)
ISYS
Output current (SW)
VBAT
Battery voltage
MIN
MAX
UNIT
3.9
14 (1)
V
3.25
A
3
A
4.608
V
3
A
Up to 6 (continuos)
A
9 (peak)
(Up to 1 sec duration)
A
85
°C
Fast charging current
IBAT
Discharging current with internal MOSFET
TA
(1)
Operating free-air temperature range
–40
The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BTST or SW pins. A tight
layout minimizes switching noise.
7.4 Thermal Information
bq25898C
THERMAL METRIC (1)
YFF (DSBGA)
UNIT
42-BALL
RθJA
Junction-to-ambient thermal resistance
53.5
°C/W
RθJCtop
Junction-to-case (top) thermal resistance
0.2
°C/W
RθJB
Junction-to-board thermal resistance
8.2
°C/W
ψJT
Junction-to-top characterization parameter
0.9
°C/W
ψJB
Junction-to-board characterization parameter
8.2
°C/W
RθJCbot
Junction-to-case (bottom) thermal resistance
N/A
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
7.5 Electrical Characteristics
VVBUS_UVLOZ < VVBUS < VACOV and VVBUS > VBAT + VSLEEP, TJ = –40°C to 125°C and TJ = 25°C for typical values (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
QUIESCENT CURRENTS
VBAT = 4.2 V, V(VBUS) < V(UVLO), leakage
between BAT and VBUS
IBAT
Battery discharge current (BAT, SW, SYS) in buck mode
Input supply current (VBUS) in buck mode when High-Z mode
is enabled
I(VBUS_HIZ)
I(VBUS)
Input supply current (VBUS) in buck mode
5
µA
High-Z Mode, No VBUS, BATFET Disabled
(REG09[5] = 1), Battery Monitor Disabled, TJ
< 85°C
12
23
µA
High-Z Mode, No VBUS, BATFET Enabled
(REG09[5] = 0), Battery Monitor Disabled, TJ
< 85°C
32
60
µA
V(VBUS)= 5 V, High-Z Mode, No Battery,
Battery Monitor Disabled
15
35
µA
V(VBUS)= 12 V, High-Z Mode, No Battery,
Battery Monitor Disabled
25
50
µA
VBUS > V(UVLO), VBUS > VBAT, Converter not
switching
1.5
3
mA
VBUS > V(UVLO), VBUS > VBAT, Converter
switching, VBAT = 3.2V, ISYS = 0A
3
mA
VBUS > V(UVLO), VBUS > VBAT, Converter
switching, VBAT = 3.8 V, ISYS = 0 A
3
mA
VBUS/BAT POWER UP
V(VBUS_OP)
VBUS operating range
3.9
V(VBUS_UVLOZ)
VBUS for active I2C, no battery
3.6
V(SLEEP)
Sleep mode falling threshold
25
65
V(SLEEPZ)
Sleep mode rising threshold
130
250
VBUS over-voltage rising threshold
13.9
VBUS over-voltage falling threshold
13.3
13.9
V(ACOV)
tACOV_RISING
6
ACOV rising deglitch
Submit Documentation Feedback
VVBUS rising
14
V
120
mV
370
mV
14.6
V
V
1
V
µs
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Electrical Characteristics (continued)
VVBUS_UVLOZ < VVBUS < VACOV and VVBUS > VBAT + VSLEEP, TJ = –40°C to 125°C and TJ = 25°C for typical values (unless
otherwise noted)
PARAMETER
tACOV_FALLING
ACOV falling deglitch
TEST CONDITIONS
MIN
VVBUS falling
TYP
MAX
1
UNIT
ms
VBAT(UVLOZ)
2.3
Battery for active I C, no VBUS
VBAT(DPL)
Battery depletion falling threshold
2.15
2.5
V
VBAT(DPLZ)
Battery depletion rising threshold
2.35
2.7
V
V(VBUSMIN)
Bad adapter detection threshold
3.8
V
I(BADSRC)
Bad adapter detection current source
30
mA
2
V
POWER-PATH MANAGEMENT
VSYS
I(SYS) = 0 A, VBAT> VSYS(MIN), BATFET
Disabled (REG09[5]=1)
VBAT+
50 mV
V
Isys = 0 A, VBAT< VSYS(MIN), BATFET
Disabled (REG09[5]=1)
VSYS(MIN) +
250 mV
V
3.75
V
Typical system regulation voltage
VSYS(MIN)
Minimum DC system voltage output
VBAT< VSYS(MIN), SYS_MIN = 3.5 V
(REG03[3:1] = 101), ISYS= 0 A
VSYS(MAX)
Maximum DC system voltage output
VBAT = 4.35 V, SYS_MIN = 3.5 V
(REG03[3:1] = 101), ISYS= 0 A
RON(RBFET)
Top reverse blocking MOSFET(RBFET) on-resistance between
VBUS and PMID
RON(HSFET)
3.60
4.40
4.42
V
TJ = -40°C - 85°C
28
40
mΩ
TJ = -40°C - 125°C
28
47
mΩ
Top switching MOSFET (HSFET) on-resistance between PMID
and SW
TJ = -40°C - 85°C
24
33
mΩ
TJ = -40°C - 125°C
24
40
mΩ
TJ = -40°C - 85°C
12
18
mΩ
RON(LSFET)
Bottom switching MOSFET (LSFET) on-resistance between
SW and GND
TJ = -40°C - 125°C
12
21
mΩ
V(FWD)
BATFET forward voltage in supplement mode
BAT discharge current 10 mA
30
mV
BATTERY CHARGER
VBAT(REG_RANGE)
Typical charge voltage range
VBAT(REG_STEP)
Typical charge voltage step
VBAT(REG)
Charge voltage resolution accuracy
I(CHG_REG_RANGE)
Typical fast charge current regulation range
I(CHG_REG_STEP)
Typical fast charge current regulation step
I(CHG_REG_ACC)
3.840
4.608
16
VBAT = 4.208 V (REG06[7:2] = 010111) or
VBAT = 4.352 V (REG06[7:2] = 100000)
TJ = -40°C - 85°C
-0.5%
V
mV
0.5%
0
3008
64
mA
mA
VBAT= 3.1 V or 3.8 V, ICHG = 256 mA
TJ = -40°C - 85°C
-20%
20%
VBAT= 3.1 V or 3.8 V, ICHG = 1792 mA
TJ = -40°C - 85°C
-5%
5%
Battery LOWV falling threshold
Fast charge to precharge, BATLOWV
(REG06[1]) = 1
2.6
2.8
2.9
V
Battery LOWV rising threshold
Precharge to fast charge, BATLOWV
(REG06[1]) = 1
(Typical 200-mV hysteresis)
2.8
3.0
3.15
V
Battery LOWV falling threshold
Fast charge to precharge, BATLOWV
(REG06[1]) = 0
2.5
2.6
2.7
V
Battery LOWV rising threshold
Precharge to fast charge, BATLOWV
(REG06[1]) = 0
(Typical 200-mV hysteresis)
2.7
2.8
2.9
V
Fast charge current regulation accuracy
VBAT(LOWV)
I(PRECHG_RANGE)
Precharge current range
I(PRECHG_STEP)
Typical precharge current step
I(PRECHG_ACC)
Precharge current accuracy
I(TERM_RANGE)
Termination current range
I(TERM_STEP)
Typical termination current step
64
1024
64
VBAT = 2.6 V, IPRECHG = 256 mA
–20%
mA
20%
64
1024
64
ITERM = 256 mA, ICHG≤ 1344 mA
TJ = -20°C - 85°C
-20%
ITERM = 256 mA, ICHG> 1344 mA
TJ = -20°C - 85°C
-20%
mA
mA
mA
20%
I(TERM_ACC)
Termination current accuracy
V(SHORT)
Battery short voltage
VBAT falling
2.0
V
V(SHORT_HYST)
Battery short voltage hysteresis
VBAT rising
200
mV
I(SHORT)
Battery short current
VBAT < 2.2 V
110
mA
VBAT falling, VRECHG (REG06[0] = 0) = 0
100
mV
VBAT falling, VRECHG (REG06[0] = 0) = 1
200
mV
V(RECHG)
Recharge threshold below VBATREG
Copyright © 2016–2017, Texas Instruments Incorporated
20%
Submit Documentation Feedback
7
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
Electrical Characteristics (continued)
VVBUS_UVLOZ < VVBUS < VACOV and VVBUS > VBAT + VSLEEP, TJ = –40°C to 125°C and TJ = 25°C for typical values (unless
otherwise noted)
PARAMETER
RON(BATFET)
SYS-BAT MOSFET (BATFET) on-resistance
RBATSEN
BATSEN input resistance
TYP
MAX
TJ = 25°C
TEST CONDITIONS
MIN
5
7
mΩ
TJ = -40°C - 125°C
5
10
mΩ
800
UNIT
kΩ
INPUT VOLTAGE / CURRENT REGULATION
VIN(DPM_RANGE)
Typical input voltage regulation range
VIN(DPM_STEP)
Typical input voltage regulation step
VIN(DPM_ACC)
Input voltage regulation accuracy
IIN(DPM_RANGE)
Typical input current regulation range
IIN(DPM_STEP)
Typical input current regulation step
IIN(DPM100_ACC)
Input current 100mA regulation accuracy
VBAT = 5V, current pulled from SW
IIN(DPM_ACC)
Input current regulation accuracy
VBAT = 5V, current pulled from SW
3.9
VINDPM = 4.4 V, 7.8 V, 10.8 V
IINLIM (REG00[5:0]) = 100 mA
Input current regulation during system start up
V
mV
-3%
3%
100
3250
50
mA
mA
85
90
100
mA
USB150, IINLIM (REG00[5:0]) = 150 mA
125
135
150
mA
USB500, IINLIM (REG00[5:0]) = 500 mA
440
470
500
mA
USB900, IINLIM (REG00[5:0]) = 900 mA
750
825
900
mA
1300
1400
1500
mA
200
mA
Adapter 1.5 A, IINLIM (REG00[5:0]) = 1500
mA
IIN(START)
15.3
100
VSYS = 2.2 V, IINLIM (REG00[5:0]) ≥ 200 mA
BAT OVER-VOLTAGE/CURRENT PROTECTION
VBAT(OVP)
Battery over-voltage threshold
VBAT rising, as percentage of VBAT(REG)
VBAT(OVP_HYST)
Battery over-voltage hysteresis
VBAT falling, as percentage of VBAT(REG)
IBAT(FET_OCP)
System over-current threshold
104%
2%
9
A
THERMAL REGULATION AND THERMAL SHUTDOWN
TREG
Junction temperature regulation accuracy
REG08[1:0] = 11
120
°C
TSHUT
Thermal shutdown rising temperature
Temperature rising
160
°C
TSHUT(HYS)
Thermal shutdown hysteresis
Temperature falling
30
°C
FSW
PWM switching frequency, and digital clock
Oscillator frequency
DMAX
Maximum PWM duty cycle
PWM
1.32
1.68
MHz
6.4
V
97%
REGN LDO
V(REGN)
REGN LDO output voltage
I(REGN)
REGN LDO current limit
V(VBUS) = 9 V, I(REGN) = 40 mA
5.6
6
V(VBUS) = 5 V, I(REGN) = 20 mA
4.7
4.8
V(VBUS) = 9 V, V(REGN) = 3.8 V
50
V
mA
ANALOG-TO-DIGITAL CONVERTER (ADC)
RES
Resolution
VBAT(RANGE)
Typical battery voltage range
V(BAT_RES)
Typical battery voltage resolution
V(SYS_RANGE)
Typical system voltage range
V(SYS_RES)
Typical system voltage resolution
V(VBUS_RANGE)
Typical VVBUS voltage range
V(VBUS_RES)
Typical VVBUS voltage resolution
IBAT(RANGE)
Typical battery charge current range
IBAT(RES)
Typical battery charge current resolution
Rising threshold
7
bits
V(VBUS) > VBAT + V(SLEEP)
2.304
4.848
V(VBUS) < VBAT + V(SLEEP)
VSYS_MIN
4.848
20
2.304
4.848
V(VBUS) < VBAT + V(SLEEP)
VSYS_MIN
4.848
20
2.6
15.3
0
V
V
mV
100
V(VBUS) > VBAT + V(SLEEP) and VBAT >
VBAT(SHORT)
V
mV
V(VBUS) > VBAT + V(SLEEP)
V(VBUS) > VBAT + V(SLEEP)
V
V
mV
3.008
50
A
mA
LOGIC I/O PIN (CE, PSEL)
VIH
Input high threshold level
VIL
Input low threshold level
IIN(BIAS)
High level leakage current
1.3
Pull-up rail 1.8 V
V
0.4
V
1
µA
LOGIC I/O PIN (INT, STAT, PG)
VOL
Output low threshold level
Sink Current = 5 mA, Sink current
IOUT_BIAS
High level leakage current
Pull-up rail 1.8 V
0.4
V
1
µA
I2C INTERFACE (SCL, SDA)
VIH
Input high threshold level, SCL and SDA
Pull-up rail 1.8 V
VIL
Input low threshold level
Pull-up rail 1.8 V
8
Submit Documentation Feedback
1.3
V
0.4
V
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Electrical Characteristics (continued)
VVBUS_UVLOZ < VVBUS < VACOV and VVBUS > VBAT + VSLEEP, TJ = –40°C to 125°C and TJ = 25°C for typical values (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
VOL
Output low threshold level
Sink Current = 5 mA, Sink current
IBIAS
High level leakage current
Pull-up rail 1.8 V
MIN
TYP
MAX
UNIT
0.4
V
1
µA
7.6 Timing Requirements
MIN
NOM
MAX
UNIT
VBUS/BAT POWER UP
tBADSRC
Bad adapter detection duration
30
msec
1
µs
20
msec
BAT OVER-VOLTAGE PROTECTION
tBATOVP
Battery over-voltage deglitch time to disable
charge
BATTERY CHARGER
tRECHG
Recharge deglitch time
BATTERY MONITOR
tCONV
Conversion time
CONV_RATE(REG02[6]) = 0
8
1000
msec
400
KHz
I2C INTERFACE
fSCL
SCL clock frequency
DIGITAL CLOCK and WATCHDOG TIMER
fLPDIG
Digital low power clock
REGN LDO disabled
18
30
45
KHz
fDIG
Digital clock
REGN LDO enabled
1320
1500
1680
KHz
WATCHDOG
(REG07[5:4])=11, REGN LDO
disabled
100
160
sec
WATCHDOG
(REG07[5:4])=11, REGN LDO
enabled
136
160
sec
tWDT
Watchdog reset time
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
9
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
7.7 Typical Characteristics
96
95
94
93
89
Efficiency (%)
Charge Efficiency (%)
91
92
90
88
86
79
VBUS = 5V
VBUS = 9V
VBUS = 12V
VBUS = 5V
VBUS = 9V
VBUS = 12V
77
75
0
0.5
1
1.5
2
Charge Current (A)
VBAT = 3.8 V
2.5
3
0
0.5
D001
1
1.5
System Load Current (A)
2
D001
DCR = 10 mΩ
Figure 1. Charge Efficiency vs Charge Current
Figure 2. System Light Load Efficiency vs System Light
Load Current
8
3.82
6
3.78
4
3.74
SYS Voltage (V)
Error (%)
83
81
80
2
0
-2
-4
3.70
3.66
3.62
3.58
-6
3.54
VBAT = 3.1V
VBAT = 3.8V
-8
0.5
1
1.5
2
Charge Current (A)
2.5
3.50
0.0
3
0.5
1.0
D001
VBUS = 5 V
VBAT = 2.6 V
Figure 3. Charge Current Accuracy vs Charge Current I2C
Setting
4.5
4.30
4.45
4.28
4.4
4.26
4.35
4.24
4.3
4.25
4.2
4.15
4.1
1.5
2.0
Load Current (A)
2.5
3.0
D001
VBUS = 5 V
SYSMIN = 3.5 V
Figure 4. SYS Voltage Regulation vs System Load Current
BAT Voltage (V)
SYS Voltage (V)
85
84
82
4.22
4.20
4.18
4.16
4.14
4.05
4.12
4
0
0.5
1
1.5
2
Load Current (A)
2.5
3
Figure 5. SYS Voltage Regulation vs System Load Current
Submit Documentation Feedback
4.10
-40
-25
-10
D001
VBAT = 4.2 V
10
87
5
20 35 50 65
Temperature (oC)
80
95
110 125
D001
VBUS = 5 V
Figure 6. BAT Voltage vs Temperature
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Typical Characteristics (continued)
-0.10
1600
-0.15
1200
Accuracy (%)
Input Current Limit (mA)
1400
1000
800
600
-0.25
400
VBUS = 5V
VBUS = 9V
VBUS = 12
IINLIM = 500mA
IINLIM = 900mA
IINLIM = 1.5A
200
0
-40
-0.20
-25
-10
5
20 35 50 65
Temperature (oC)
80
95
110 125
Figure 7. Input Current Limit vs Temperature
Copyright © 2016–2017, Texas Instruments Incorporated
D001
-0.30
3.8
3.85
3.9
3.95
4
4.05 4.1 4.15
Battery Charge Voltage (V)
4.2
4.25
D001
Figure 8. Charge Voltage Accuracy
Submit Documentation Feedback
11
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8 Detailed Description
The device is a highly integrated 3-A switch-mode battery charger for single cell Li-Ion and Li-polymer battery. It
is highly integrated with the input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2) ,
low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4). The device also integrates the boostrap
diode for the high-side gate drive.
12
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.1 Functional Block Diagram
RBFET
(Q1)
VBUS
VVBUS_UVLOZ
UVLO
PMID
Q1 Gate
Control
NC
VBATZ +80mV
REGN
SLEEP
LDO
REGN
EN_HIZ
ACOV
VACOV
BTST
FBO
BATSEN
BATOVP
104%xV BAT_REG
VINDPM
SW
I LSFET_UCP
UCP
IQ3
I INDPM
HSFET (Q2)
CONVERTER
CONTROL
REGN
BATSEN
LSFET (Q3)
V BAT_REG
Q2_OCP
SYS
IQ2
PGND
I HSFET_OCP
VSYSMIN
ICHG_REG
EN_HIZ
EN_CHARGE
REFRESH
V BTST -VSW
V BTST_REFRESH
SYS
I CHG
REF
DAC
V BAT_REG
BAD_SRC
Converter
Control State
Machine
TSHUT
I BADSRC
IDC
I CHG_REG
Q4 Gate
Control
BATFET
(Q4)
IC TJ
BAT
TSHUT
BATSEN
BATSEN
BAT_GD
PSEL
Input
Source
Detection
USB
Adapter
I CHG
ADC Control
PG
RECHRG
CHARGE
CONTROL
STATE
MACHINE
INT
STAT
VBATGD
I2C
Interface
TERMINATION
BATLOWV
V REG -V RECHG
BATSEN
ADC
VBUS
BATSEN
SYS
I CHG
I TERM
V BATLOWV
BATSEN
BATSHORT
V SHORT
BATSEN
SUSPEND
bq25898C
SCL
SDA
CE
Copyright © 2016–2017, Texas Instruments Incorporated
Copyright © 2016, Texas Instruments Incorporated
Submit Documentation Feedback
13
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.2 Feature Description
8.2.1 Device Power-On-Reset (POR)
The internal bias circuits are powered from the higher voltage of VBUS and BAT. When VBUS rises above
VVBUS_UVLOZ or BAT rises above VBAT_UVLOZ , the sleep comparator, battery depletion comparator and BATFET
driver are active. I2C interface is ready for communication and all the registers are reset to default value. The
host can access all the registers after POR.
8.2.2 Device Power Up from Battery without Input Source
If only battery is present and the voltage is above depletion threshold (VBAT_DPLZ), the BATFET turns on and
connects battery to system. The REGN LDO stays off to minimize the quiescent current. The low RDS(ON) of
BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time.
The device always monitors the discharge current through BATFET. When the system is overloaded or shorted
(IBAT > IBATFET_OCP), the device turns off BATFET immediately until the input source plugs in again to re-enable
BATFET.
8.2.3 Device Power Up from Input Source
When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the
bias circuits. It detects and sets the input current limit before the buck converter is started when
AUTO_DPDM_EN bit is set. The power up sequence from input source is as listed:
1. Power Up REGN LDO
2. Poor Source Qualification
3. Input Source Type Detection based on PSEL to set default Input Current Limit (IINLIM) register and input
source type
4. Input Voltage Limit Threshold Setting (VINDPM threshold)
5. Converter Power-up
8.2.3.1 Power Up REGN Regulation (LDO)
The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The LDO also
provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The
REGN is enabled when all the below conditions are valid.
1. VBUS above VVBUS_UVLOZ
2. VBUS above VBAT + VSLEEPZ in buck mode
3. After 220 ms delay is completed
If one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The
device draws less than IVBUS_HIZ from VBUS during HIZ state. The battery powers up the system when the device
is in HIZ.
8.2.3.2 Poor Source Qualification
After REGN LDO powers up, the device checks the current capability of the input source. The input source has
to meet the following requirements in order to start the buck converter.
1. VBUS voltage below VACOV
2. VBUS voltage above VVBUSMIN when pulling IBADSRC (typical 30mA)
Once the input source passes all the conditions above, the status register bit VBUS_GD is set high and the INT
pin is pulsed to signal to the host. If the device fails the poor source detection, it repeats poor source qualification
every 2 seconds.
8.2.3.3 Input Source Type Detection
After the VBUS_GD bit is set and REGN LDO is powered, the charger device runs Input Source Type Detection
when AUTO_DPDM_EN bit is set.
After input source type detection, an INT pulse is asserted to the host. In addition, the following registers and pin
are changed:
14
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Feature Description (continued)
1. Input Current Limit (IINLIM) register is changed to set current limit
2. PG_STAT bit is set
The host can over-write IINLIM register to change the input current limit if needed. The charger input current is
always limited by the lower of IINLIM register at all-time.
When AUTO_DPDM_EN is disabled, the Input Source Type Detection is bypassed. The Input Current Limit
(IINLIM) register, VBUS_STAT, and SPD_STAT bits are unchanged from previous values.
8.2.3.3.1 PSEL Pin Sets Input Current Limit
The bq25898C has PSEL interface for input current limit setting to interface with USB PHY. It directly takes the
USB PHY device output to decide whether the input is USB host or charging port. To implement USB100 in the
system, the host can enter HiZ mode by setting EN_HIZ bit after 2 min charging with 500 mA input current limit.
Table 1. bq25898C Result
INPUT DETECTION
BAT VOLTAGE
PSEL PIN
INPUT CURRENT LIMIT
(IINLIM)
SDP_STAT
VBUS_STAT
USB SDP (USB500)
X
High
500 mA
1
001
Adapter
X
Low
1.5 A
010
8.2.3.3.2 Force Input Current Limit Detection
In host mode, the host can force the device to run by setting FORCE_DPDM bit. After the detection is completed,
FORCE_DPDM bit returns to 0 by itself and Input Result is updated.
8.2.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)
The device supports wide range of input voltage limit (3.9 V – 14 V) for high voltage charging and provides two
methods to set Input Voltage Limit (VINDPM) threshold to facilitate autonomous detection.
1. Absolute VINDPM (FORCE_VINDPM=1)
By setting FORCE_VINDPM bit to 1, the VINDPM threshold setting algorithm is disabled. Register VINDPM
is writable and allows host to set the absolute threshold of VINDPM function.
2. Relative VINDPM based on VINDPM_OS registers (FORCE_VINDPM=0) (Default)
When FORCE_VINDPM bit is 0 (default), the VINDPM threshold setting algorithm is enabled. The VINDPM
register is read only and the charger controls the register by using VINDPM Threshold setting algorithm. The
algorithm allows a wide range of adapter (VVBUS_OP) to be used with flexible VINDPM threshold.
After Input Voltage Limit Threshold is set, an INT pulse is generated to signal to the host.
8.2.3.5 Converter Power-Up
After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery
charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery.
The device provides soft-start when system rail is ramped up. When the system rail is below 2.2 V, the input
current limit is forced to the lower of 200 mA or IINLIM register setting. After the system rises above 2.2 V, the
device limits input current to the IILIM register.
As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed
frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery
voltage, charge current and temperature, simplifying output filter design.
A type III compensation network allows using ceramic capacitors at the output of the converter. An internal sawtooth ramp is compared to the internal error control signal to vary the duty cycle of the converter. The ramp
height is proportional to the PMID voltage to cancel out any loop gain variation due to a change in input voltage.
In order to improve light-load efficiency, the device switches to PFM control at light load when battery is below
minimum system voltage setting or charging is disabled. During the PFM operation, the switching duty cycle is
set by the ratio of SYS and VBUS.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
15
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.2.4 Power Path Management
The device accommodates a wide range of input sources from USB, wall adapter, to car battery. The device
provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or
both.
8.2.4.1 Dynamic Power Management
To meet maximum current limit in USB spec and avoid over loading the adapter, the device features Dynamic
Power Management (DPM), which continuously monitors the input current and input voltage. When input source
is over-loaded, either the current exceeds the input current limit (IINLIM or IDPM_LIM) or the voltage falls below
the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below
the input current limit and the input voltage rises above the input voltage limit.
When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to
drop. Once the system voltage falls below the battery voltage, the device automatically enters the where the
BATFET turns on and battery starts discharging so that the system is supported from both the input source and
battery.
During DPM mode, the status register bits VDPM_STAT (VINDPM) and/or IDPM_STAT (IINDPM) is/are set high.
Figure 9 shows the DPM response with 9V/1.2A adapter, 3.2-V battery, 2.8-A charge current and 3.4-V minimum
system voltage setting.
Voltage
VBUS
SYS
3.6V
3.4V
3.2V
3.18V
BAT
Current
4A
ICHG
3.2A
2.8A
ISYS
1.2A
1.0A
0.5A
IIN
-0.6A
DPM
DPM
Supplement
Figure 9. DPM Response
8.2.5 Battery Charging Management
The device charges 1-cell Li-Ion battery with up to 3-A charge current for high capacity battery. The 5-mΩ
BATFET improves charging efficiency and minimize the voltage drop during discharging.
8.2.5.1 Autonomous Charging Cycle
With battery charging enabled (CHG_CONFIG bit = 1, CE pin is low, and REG04[6:0] is not set to 0 mA), the
device autonomously completes a charging cycle without host involvement. The device default charging
parameters are listed in . The host can always control the charging operations and optimize the charging
parameters by writing to the corresponding registers through I2C.
Table 2. Charging Parameter Default Setting
DEFAULT MODE
16
bq25898C
Charging Voltage
4.208 V
Charging Current
0 A (charge disable)
Pre-charge Current
0 mA (precharge disabled)
Termination Current
256 mA
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
Table 2. Charging Parameter Default Setting (continued)
A
•
•
•
•
DEFAULT MODE
bq25898C
Safety Timer
12 hour
new charge cycle starts when the following conditions are valid:
Converter starts
Battery charging is enabled by setting CHG_CONFIG bit, /CE pin is low and ICHG register is not 0 mA
No safety timer fault
BATFET is not forced to turn off (BATFET_DIS bit = 0)
The charger device automatically terminates the charging cycle when the charging current is below termination
threshold, charge voltage is above recharge threshold, and device not in DPM mode or thermal regulation. When
a full battery voltage is discharged below recharge threshold (threshold selectable via VRECHG bit), the device
automatically starts a new charging cycle. After the charge is done, either toggle CE pin or CHG_CONFIG bit
can initiate a new charging cycle.
The STAT output indicates the charging status of charging (LOW), charging complete or charge disable (HIGH)
or charging fault (Blinking). The STAT output can be disabled by setting STAT_DIS bit. In addition, the status
register (CHRG_STAT) indicates the different charging phases: 00-charging disable, 01-precharge, 10-fast
charge (constant current) and constant voltage mode, 11-charging done. Once a charging cycle is completed, an
INT is asserted to notify the host.
8.2.5.2 Battery Charging Profile
The device charges the battery in three phases: preconditioning, constant current and constant voltage. At the
beginning of a charging cycle, the device checks the battery voltage and regulates current / voltage.
Table 3. Charging Current Setting
VBAT
CHARGING CURRENT
REG DEFAULT SETTING
CHRG_STAT
3V
ICHG
0 (charge disabled)
00
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
17
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
If the charger device is in DPM regulation or thermal regulation during charging, the charging current can be less
than the programmed value. In this case, termination is temporarily disabled and the charging safety timer is
counted at half the clock rate.
Regulation Voltage
(3.84V t 4.608V)
Battery Voltage
Fast Charge Current
(128mA-3008mA)
Charge Current
VBAT_LOWV (2.8V/3V
or 2.6V/2.8V)
VBAT_SHORT (2V)
IPRECHARGE (64mA-1024mA)
ITERMINATION (64mA-1024mA)
IBATSHORT (100mA)
Trickle Charge
Pre-charge
Fast Charge and Voltage Regulation
Safety Timer
Expiration
Figure 10. Battery Charging Profile
8.2.5.3 Charging Termination
The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is
below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps
running to power the system, and BATFET can turn on again to engage .
When termination occurs, the status register CHRG_STAT is set to 11, and an INT pulse is asserted to the host.
Termination is temporarily disabled when the charger device is in input current, voltage or thermal regulation.
Termination can be disabled by writing 0 to EN_TERM bit prior to charge termination.
8.2.5.4 Charging Safety Timer
The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The
safety timer is 4 hours when the battery is below VBATLOWV threshold. The user can program fast charge safety
timer through I2C (CHG_TIMER bits). When safety timer expires, the fault register CHRG_FAULT bits are set to
11 and an INT is asserted to the host. The safety timer feature can be disabled via I2C by setting EN_TIMER bit.
During input voltage, current or thermal regulation, the safety timer counts at half clock rate as the actual charge
current is likely to be below the register setting. For example, if the charger is in input current regulation
(IDPM_STAT = 1) throughout the whole charging cycle, and the safety time is set to 5 hours, the safety timer will
expire in 10 hours. This half clock rate feature can be disabled by writing 0 to TMR2X_EN bit.
8.2.6 Battery Monitor
The device includes a battery monitor to provide measurements of VBUS voltage, battery voltage, system
voltage, thermistor ratio, and charging current, and charging current based on the device’s modes of operation.
The measurements are reported in Battery Monitor Registers (REG0E-REG12). The battery monitor can be
configured as two conversion modes by using CONV_RATE bit: one-shot conversion (default) and 1 second
continuous conversion.
For one-shot conversion (CONV_RATE = 0), the CONV_START bit can be set to start the conversion. During the
conversion, the CONV_START is set and it is cleared by the device when conversion is completed. The
conversion result is ready after tCONV (maximum 1 second).
18
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
For continuous conversion (CONV_RATE = 1), the CONV_RATE bit can be set to initiate the conversion. During
active conversion, the CONV_START is set to indicate conversion is in progress. The battery monitor provides
conversion result every 1 second automatically. The battery monitor exits continuous conversion mode when
CONV_RATE is cleared.
When battery monitor is active, the REGN power is enabled and can increase device quiescent current.
Table 4. Battery Monitor Modes of Operation
MODES OF OPERATION
PARAMETER
REGISTER
CHARGE MODE
DISABLE CHARGE
MODE
BATTERY ONLY MODE
Battery Voltage (VBAT)
REG0E
Yes
Yes
Yes
System Voltage (VSYS)
REG0F
Yes
Yes
Yes
VBUS Voltage (VVBUS)
REG11
Yes
Yes
NA
Charge Current (IBAT)
REG12
Yes
NA
NA
8.2.7 Status Outputs (PG, STAT, and INT)
8.2.7.1 Power Good Indicator (PG)
In bq25898C, the PG goes LOW to indicate a good input source when:
1. VBUS above VVBUS_UVLO
2. VBUS above battery (not in sleep)
3. VBUS below VACOV threshold
4. VBUS above VVBUSMIN (typical 3.8 V) when IBADSRC (typical 30 mA) current is applied (not a poor source)
5. Completed Input Source Type Detection
8.2.7.2 Charging Status Indicator (STAT)
The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED as shown in . The
STAT pin function can be disable by setting STAT_DIS bit.
Table 5. STAT Pin State
CHARGING STATE
STAT INDICATOR
Charging in progress (including recharge)
LOW
Charging complete
HIGH
Sleep mode, charge disable
Charge suspend (Input overvoltage, timer fault, input or system overvoltage)
HIGH
blinking at 1 Hz
8.2.7.3 Interrupt to Host (INT)
In some applications, the host does not always monitor the charger operation. The INT notifies the system on the
device operation. The following events will generate 256-µs INT pulse.
• USB/adapter source identified (through PSEL detection)
• Good input source detected
– VBUS above battery (not in sleep)
– VBUS below VACOV threshold
– VBUS above VVBUSMIN (typical 3.8 V) when IBADSRC (typical 30 mA) current is applied (not a poor source)
• Input removed
• Charge Complete
• Any FAULT event in REG0C
When a fault occurs, the charger device sends out INT and keeps the fault state in REG0C until the host reads
the fault register. Before the host reads REG0C and all the faults are cleared, the charger device would not send
any INT upon new faults. To read the current fault status, the host has to read REG0C two times consecutively.
The 1st read reports the pre-existing fault register status and the 2nd read reports the current fault register status.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
19
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.2.8 Thermal Regulation and Thermal Shutdown
8.2.8.1 Thermal Protection in Buck Mode
The device monitors the internal junction temperature TJ to avoid overheat the chip and limits the IC surface
temperature in buck mode. When the internal junction temperature exceeds the preset thermal regulation limit
(TREG bits), the device lowers down the charge current. The wide thermal regulation range from 60ºC to 120ºC
allows the user to optimize the system thermal performance.
During thermal regulation, the actual charging current is usually below the programmed battery charging current.
Therefore, termination is disabled, the safety timer runs at half the clock rate, and the status register
THERM_STAT bit goes high.
Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC surface
temperature exceeds TSHUT. The fault register CHRG_FAULT is set to 10 and an INT is asserted to the host. The
BATFET and converter is enabled to recover when IC temperature is below TSHUT_HYS.
8.2.9 Voltage and Current Monitoring in Buck
8.2.9.1 Voltage and Current Monitoring in Buck Mode
The device closely monitors the input and system voltage, as well as HSFET current for safe buck mode
operations.
8.2.9.1.1 Input Overvoltage (ACOV)
The input voltage for buck mode operation is VVBUS_OP. If VBUS voltage exceeds VACOV, the device stops
switching immediately. During input over voltage (ACOV), the fault register CHRG_FAULT bits sets to 01. An INT
is asserted to the host.
8.2.9.1.2 System Overvoltage Protection (SYSOVP)
The charger device clamps the system voltage during load transient so that the components connect to system
would not be damaged due to high voltage. When SYSOVP is detected, the converter stops immediately to
clamp the overshoot.
8.2.10 Battery Protection
8.2.10.1 Battery Overvoltage Protection (BATOVP)
The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage
occurs, the charger device immediately disables charge. The fault register BAT_FAULT bit goes high and an INT
is asserted to the host.
8.2.10.2 Battery Over-Discharge Protection
When battery is discharged below VBAT_DPL, the BATFET is turned off to protect battery from over discharge. To
recover from over-discharge, an input source is required at VBUS. When an input source is plugged in, the
BATFET turns on. Thy is charged with IBATSHORT (typically 100 mA) current when the VBAT < VSHORT, or
precharge current as set in IPRECHG register when the battery voltage is between VSHORT and VBATLOWV.
8.2.11 Serial Interface
The device uses I2C compatible interface for flexible charging parameter programming and instantaneous device
status reporting. I2C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial
data line (SDA) and a serial clock line (SCL). Devices can be considered as masters or slaves when performing
data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals
to permit that transfer. At that time, any device addressed is considered a slave.
The device operates as a slave device with address 6BH, receiving control inputs from the master device like
micro controller or a digital signal processor through REG00-REG14. Register read beyond REG14 (0x14)
returns 0xFF. The I2C interface supports both standard mode (up to 100 kbits), and fast mode (up to 400 kbits).
When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain and must be connected to the
positive supply voltage via a current source or pull-up resistor.
20
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.2.11.1 Data Validity
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the
data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each
data bit transferred.
SDA
SCL
Data line stable;
Data valid
Change
of data
allowed
Figure 11. Bit Transfer on the I2C Bus
8.2.11.2 START and STOP Conditions
All transactions begin with a START (S) and can be terminated by a STOP (P). A HIGH to LOW transition on the
SDA line while SCl is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the
SCL is HIGH defines a STOP condition.
START and STOP conditions are always generated by the master. The bus is considered busy after the START
condition, and free after the STOP condition.
SDA
SDA
SCL
SCL
STOP (P)
START (S)
Figure 12. START and STOP conditions
8.2.11.3 Byte Format
Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is
unrestricted. Each byte has to be followed by an Acknowledge bit. Data is transferred with the Most Significant
Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some
other function, it can hold the clock line SCL low to force the master into a wait state (clock stretching). Data
transfer then continues when the slave is ready for another byte of data and release the clock line SCL.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
21
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
Acknowledgement
signal from revceiver
Acknowledgement
signal from slave
MSB
S or Sr
START or
Repeated
START
2
1
7
8
9
ACK
2
1
8
P or
Sr
STOP or
Repeated
START
9
ACK
Figure 13. Data Transfer on the I2C Bus
8.2.11.4 Acknowledge (ACK) and Not Acknowledge (NACK)
The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter
that the byte was successfully received and another byte may be sent. All clock pulses, including the
acknowledge 9th clock pulse, are generated by the master.
The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line
LOW and it remains stable LOW during the HIGH period of this clock pulse.
When SDA remains HIGH during the 9th clock pulse, this is the Not Acknowledge signal. The master can then
generate either a STOP to abort the transfer or a repeated START to start a new transfer.
8.2.11.5 Slave Address and Data Direction Bit
After the START, a slave address is sent. This address is 7 bits long followed by the eighth bit as a data direction
bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ).
SDA
SCL
S
1-7
START
ADDRESS
8
9
R/W
8
1-7
ACK
9
DATA
DATA
ACK
9
P
ACK
STOP
8
1-7
Figure 14. Complete Data Transfer
8.2.11.6 Single Read and Write
1
7
1
1
8
1
8
1
1
S
Slave Address
0
ACK
Reg Addr
ACK
Data Addr
ACK
P
Figure 15. Single Write
1
7
1
1
8
1
1
7
1
1
S
Slave Address
0
ACK
Reg Addr
ACK
S
Slave Address
1
ACK
8
1
1
Data
NCK
P
Figure 16. Single Read
If the register address is not defined, the charger IC send back NACK and go back to the idle state.
22
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.2.11.7 Multi-Read and Multi-Write
The charger device supports multi-read and multi-write on REG00 through REG14 except REG0C.
Figure 17. Multi-Write
Figure 18. Multi-Read
REG0C is a fault register. It keeps all the fault information from last read until the host issues a new read. For
example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REG0C reports the
fault when it is read the first time, but returns to normal when it is read the second time. In order to get the fault
information at present, the host has to read REG0C for the second time. The only exception is NTC_FAULT
which always reports the actual condition on the TS pin. In addition, REG0C does not support multi-read and
multi-write.
8.3 Device Functional Modes
8.3.1 Host Mode and Default Mode
The device is a host controlled charger. The device cannot operate in default mode without host management
because default charge current is set to 0 mA (charge disabled).
All the device parameters can be programmed by the host. To keep the device in host mode, the host has to
reset the watchdog timer by writing 1 to WD_RST bit before the watchdog timer expires (WATCHDOG_FAULT
bit is set), or disable watchdog timer by setting WATCHDOG bits=00.
When the watchdog timer (WATCHDOG_FAULT bit = 1) is expired, the device returns to default mode and all
registers are reset to default values except IINLIM, VINDPM, VINDPM_OS bits.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
23
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
Device Functional Modes (continued)
POR
watchdog timer expired
Reset registers
I2C interface enabled
Host Mode
Y
I2C Write?
Start watchdog timer
Host programs registers
N
Default Mode
Y
Reset watchdog timer
Reset selective registers
N
WD_RST bit = 1?
Y
N
I2C Write?
Y
N
Watchdog Timer
Expired?
Figure 19. Watchdog Timer Flow Chart
24
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4 Register Map
I2C Slave Address: 6BH (1101011B + R/W)
8.4.1 REG00
Figure 20. REG00
7
0
R/W
6
1
R
5
0
R/W
4
1
R/W
3
1
R/W
2
1
R/W
1
0
R/W
0
0
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 6. REG00
Bit
Field
Type
Reset
Description
7
EN_HIZ
R/W
by REG_RST
by Watchdog
Enable HIZ Mode
0 – Disable (default)
1 – Enable
6
Reserved
R
N/A
Reserved Always reads 1
5
IINLIM[5]
R/W
by REG_RST
1600mA
4
IINLIM[4]
R/W
by REG_RST
800mA
3
IINLIM[3]
R/W
by REG_RST
400mA
2
IINLIM[2]
R/W
by REG_RST
200mA
1
IINLIM[1]
R/W
by REG_RST
100mA
0
IINLIM[0]
R/W
by REG_RST
50mA
Copyright © 2016–2017, Texas Instruments Incorporated
Input Current Limit
Offset: 100mA
Range: 100mA (000000) – 3.25A (111111)
Default:011100 (1500mA)
(Actual input current limit is the lower of I2C or ILIM pin)
IINLIM bits are changed automatically after input source
type detection is completed
Submit Documentation Feedback
25
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.2 REG01
Figure 21. REG01
7
0
R
6
0
R
5
0
R
4
0
R
3
0
R
2
0
R
1
0
R
0
1
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 7. REG01
Bit
26
Field
Type
Reset
Description
7
Reserved
R
N/A
Reserved, Always read 0
6
Reserved
R
N/A
Reserved, Always read 0
5
Reserved
R
N/A
Reserved, Always read 0
4
Reserved
R
N/A
Reserved, Always read 0
3
Reserved
R
N/A
Reserved, Always read 0
2
Reserved
R
N/A
Reserved, Always read 0
1
Reserved
R
N/A
Reserved, Always read 0
0
VDPM_OS
R/W
by REG_RST
VINDPM offset threshold
Default 600mV (1)
0 - 400mA offset
1 - 600mA offset
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.3 REG02
Figure 22. REG02
7
0
R/W
6
0
R/W
5
0
R
4
0
R
3
0
R
2
0
R
1
0
R/W
0
1
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 8. REG02
Bit
Field
Type
Reset
Description
ADC Conversion Start Control
0 – ADC conversion not active (default).
1 – Start ADC Conversion
This bit is read-only when CONV_RATE = 1. The bit stays high during
ADC conversion and during input source detection.
7
CONV_START
R/W
by REG_RST
by Watchdog
6
CONV_RATE
R/W
by REG_RST
by Watchdog
ADC Conversion Rate Selection
0 – One shot ADC conversion (default)
1 – Start 1s Continuous Conversion
5
Reserved
R
N/A
Reserved, Always read 0
4
Reserved
R
N/A
Reserved, Always read 0
3
Reserved
R
N/A
Reserved, Always read 0
2
Reserved
R
N/A
Reserved, Always read 0
1
FORCE_DPDM
R/W
by REG_RST
by Watchdog
Force PSEL Detection
0 – Not in PSEL detection (default)
1 – Force PSEL detection
0
AUTO_DPDM_EN
R/W
by REG_RST
Automatic Detection Enable
0 –Disable PSEL detection when VBUS is plugged-in
1 –Enable PEL detection when VBUS is plugged-in (default)
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
27
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.4 REG03
Figure 23. REG03
7
0
R
6
0
R/W
5
0
R
4
1
R/W
3
1
R/W
2
0
R/W
1
1
R/W
0
0
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 9. REG03
Bit
28
Field
Type
Reset
Description
7
Reserved
R
N/A
Reserved Always read 0
6
WD_RST
R/W
by REG_RST
by Watchdog
I2C Watchdog Timer Reset
0 – Normal (default)
1 – Reset (Back to 0 after timer reset)
5
Reserved
R
N/A
Reserved Always read 0
4
CHG_CONFIG
R/W
by REG_RST
by Watchdog
Charge Enable Configuration
0 - Charge Disable
1- Charge Enable (default)
3
SYS_MIN[2]
R/W
by REG_RST
0.4V
2
SYS_MIN[1]
R/W
by REG_RST
0.2V
1
SYS_MIN[0]
R/W
by REG_RST
0.1V
0
Reserved
R
N/A
Reserved Always read 0
Submit Documentation Feedback
Minimum System Voltage Limit
Offset: 3.0V
Range 3.0V-3.7V
Default: 3.5V (101)
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.5 REG04
Figure 24. REG04
7
0
R
6
0
R
5
0
R/W
4
0
R/W
3
0
R/W
2
0
R/W
1
0
R/W
0
0
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10. REG04
Bit
Field
Type
Reset
Description
7
Reserved
R
N/A
Reserved Always reads 0
6
Reserved
R
N/A
Reserved Always reads 0
2048mA
5
ICHG[5]
R/W
by REG_RST
by Watchdog
4
ICHG[4]
R/W
by REG_RST
by Watchdog
1024mA
3
ICHG[3]
R/W
by REG_RST
by Watchdog
512mA
2
ICHG[2]
R/W
by REG_RST
by Watchdog
256mA
1
ICHG[1]
R/W
by REG_RST
by Watchdog
128mA
0
ICHG[0]
R/W
by REG_RST
by Watchdog
64mA
Copyright © 2016–2017, Texas Instruments Incorporated
Fast Charge Current Limit
Offset: 0mA
Range: 0mA (000000) – 3008mA (101111) Default: 0mA
(000000)
Note:
ICHG=000000 (0mA) disables both fast charge and
precharge
ICHG > 101111 (3008mA) is clamped to register value
101111 (3008mA)
Submit Documentation Feedback
29
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.6 REG05
Figure 25. REG05
7
0
R/W
6
0
R/W
5
0
R/W
4
1
R/W
3
0
R/W
2
0
R/W
1
1
R/W
0
1
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 11. REG05
Bit
30
Field
Type
Reset
Description
512mA
7
IPRECHG[3]
R/W
by REG_RST
by Watchdog
6
IPRECHG[2]
R/W
by REG_RST
by Watchdog
256mA
5
IPRECHG[1]
R/W
by REG_RST
by Watchdog
128mA
4
IPRECHG[0]
R/W
by REG_RST
by Watchdog
64mA
3
ITERM[3]
R/W
by REG_RST
by Watchdog
512mA
2
ITERM[2]
R/W
by REG_RST
by Watchdog
256mA
1
ITERM[1]
R/W
by REG_RST
by Watchdog
128mA
0
ITERM[0]
R/W
by REG_RST
by Watchdog
64mA
Submit Documentation Feedback
Precharge Current Limit
Offset: 64mA
Range: 64mA – 1024mA
Default: 0mA when REG04[5:0] = 000000
Termination Current Limit
Offset: 64mA
Range: 64mA – 1024mA
Default: 256mA (0011)
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.7 REG06
Figure 26. REG06
7
0
R/W
6
1
R/W
5
0
R/W
4
1
R/W
3
1
R/W
2
1
R/W
1
1
R/W
0
0
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 12. REG06
Bit
Field
Type
Reset
Description
512mV
7
VREG[5]
R/W
by REG_RST
by Watchdog
6
VREG[4]
R/W
by REG_RST
by Watchdog
256mV
128mV
Charge Voltage Limit
Offset: 3.840V
Range: 3.840V – 4.608V (110000)
Default: 4.208V (010111)
Note:
VREG > 110000 (4.608V) is clamped to register value
110000 (4.608V)
5
VREG[3]
R/W
by REG_RST
by Watchdog
4
VREG[2]
R/W
by REG_RST
by Watchdog
64mV
3
VREG[1]
R/W
by REG_RST
by Watchdog
32mV
2
VREG[0]
R/W
by REG_RST
by Watchdog
16mV
1
BATLOWV
R/W
by REG_RST
by Watchdog
Battery Precharge to Fast Charge Threshold
0 – 2.8V
1 – 3.0V (default)
0
VRECHG
R/W
by REG_RST
by Watchdog
Battery Recharge Threshold Offset
(below Charge Voltage Limit)
0 – 100mV (VRECHG) below VREG (REG06[7:2]) (default)
1 – 200mV (VRECHG) below VREG (REG06[7:2])
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
31
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.8 REG07
Figure 27. REG07
7
1
R/W
6
0
R/W
5
0
R/W
4
1
R/W
3
1
R/W
2
1
R/W
1
0
R/W
0
1
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13. REG07
Bit
32
Field
Type
Reset
Description
7
EN_TERM
R/W
by REG_RST
by Watchdog
Charging Termination Enable
0 – Disable
1 – Enable (default)
6
STAT_DIS
R/W
by REG_RST
by Watchdog
STAT Pin Disable
0 – Enable STAT pin function (default)
1 – Disable STAT pin function
5
WATCHDOG[1]
R/W
by REG_RST
by Watchdog
4
WATCHDOG[0]
R/W
by REG_RST
by Watchdog
3
EN_TIMER
R/W
by REG_RST
by Watchdog
2
CHG_TIMER[1]
R/W
by REG_RST
by Watchdog
1
CHG_TIMER[0]
R/W
by REG_RST
by Watchdog
Fast Charge Timer Setting
00 – 5 hrs
01 – 8 hrs
10 – 12 hrs (default)
11 – 20 hrs
0
Reserved
R
N/A
Reserved always reads 1
Submit Documentation Feedback
I2C Watchdog Timer Setting
00 – Disable watchdog timer
01 – 40s (default)
10 – 80s
11 – 160s
Charging Safety Timer Enable
0 – Disable
1 – Enable (default)
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.9 REG08
Figure 28. REG08
7
0
R
6
0
R
5
0
R
4
0
R
3
0
R
2
0
R
1
1
R/W
0
1
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 14. REG08
Bit
Field
Type
Reset
7
Reserved
R
N/A
6
Reserved
R
N/A
5
Reserved
R
N/A
4
Reserved
R
N/A
3
Reserved
R
N/A
2
Reserved
R
N/A
1
TREG[1]
R/W
by REG_RST
by Watchdog
0
TREG[0]
R/W
by REG_RST
by Watchdog
Copyright © 2016–2017, Texas Instruments Incorporated
Description
Reserved Always reads 000
Reserved Always reads 000
Thermal Regulation Threshold
00 – 60°C
01 – 80°C
10 – 100°C
11 – 120°C (default)
Submit Documentation Feedback
33
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.10 REG09
Figure 29. REG09
7
0
R
6
1
R/W
5
0
R
4
0
R
3
0
R
2
1
R
1
0
R
0
0
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 15. REG09
Bit
7
34
Field
Type
Reset
Description
Reserved
R
N/A
Reserved Always reads 0
6
TMR2X_EN
R/W
by Watchdog
Safety Timer Setting during DPM or Thermal Regulation
0 – Safety timer not slowed by 2X during input DPM or thermal
regulation
1 – Safety timer slowed by 2X during input DPM or thermal regulation
(default)
5
BATFET_DIS
R/W
by REG_RST
Force BATFET off to enable ship mode with tSM_DLY delay time
0 – Allow BATFET turn on (default)
1 – Force BATFET off
4
Reserved
R
N/A
Reserved Always reads 0
3
Reserved
R
N/A
Reserved Always reads 0
2
Reserved
R
N/A
Reserved Always reads 1
1
Reserved
R
N/A
Reserved Always reads 0
0
Reserved
R
N/A
Reserved Always reads 0
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.11 REG0A
Figure 30. REG0A
7
0
R
6
1
R
5
1
R
4
1
R
3
0
R
2
1
R
1
0
R
0
0
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 16. REG0A
Bit
Field
Type
Reset
Description
7
Reserved
R
N/A
Reserved Always reads 0
6
Reserved
R
N/A
Reserved Always reads 1
5
Reserved
R
N/A
Reserved Always reads 1
4
Reserved
R
N/A
Reserved Always reads 1
3
Reserved
R
N/A
Reserved Always reads 0
2
Reserved
R
N/A
Reserved Always reads 1
1
Reserved
R
N/A
Reserved Always reads 0
0
Reserved
R
N/A
Reserved Always reads 0
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
35
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.12 REG0B
Figure 31. REG0B
7
x
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
1
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 17. REG0B
Bit
36
Field
Type
Reset
Description
7
VBUS_STAT[2]
R
N/A
6
VBUS_STAT[1]
R
N/A
5
VBUS_STAT[0]
R
N/A
VBUS Status register
000: No Input
001: USB Host SDP
010: Adapter (3.25A)
111: N/A
Note: Software current limit is reported in IINLIM register
4
CHRG_STAT[1]
R
N/A
3
CHRG_STAT[0]
R
N/A
2
PG_STAT
R
N/A
Power Good Status
0 – Not Power Good
1 – Power Good
1
Reserved
R
N/A
Reserved
0
VSYS_STAT
R
N/A
VSYS Regulation Status
0 – Not in VSYSMIN regulation (BAT > VSYSMIN)
1 – In VSYSMIN regulation (BAT < VSYSMIN)
Submit Documentation Feedback
Charging Status
00 – Not Charging
01 – Pre-charge ( < VBATLOWV)
10 – Fast Charging
11 – Charge Termination Done
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.13 REG0C
Figure 32. REG0C
7
x
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 18. REG0C
Bit
Field
Type
Reset
Description
7
WATCHDOG_FAULT
R
N/A
Watchdog Fault Status
Status 0 – Normal
1- Watchdog timer expiration
6
Reserved
R
N/A
Reserved
5
CHRG_FAULT[1]
R
N/A
4
CHRG_FAULT[0]
R
N/A
Charge Fault Status
00 – Normal
01 – Input fault (VBUS > VACOV or VBAT < VBUS < VVBUSMIN(typical 3.8V)
)
10 - Thermal shutdown
11 – Charge Safety Timer Expiration
3
BAT_FAULT
R
N/A
Battery Fault Status
0 – Normal
1 – BATOVP (VBAT > VBATOVP)
2
Reserved
R
N/A
Reserved
1
Reserved
R
N/A
Reserved
0
Reserved
R
N/A
Reserved
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
37
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.14 REG0D
Figure 33. REG0D
7
0
R/W
6
0
R/W
5
0
R/W
4
1
R/W
3
0
R/W
2
0
R/W
1
1
R/W
0
0
R/W
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 19. REG0D
Bit
Field
Type
Reset
Description
7
FORCE_VINDPM
R/W
by REG_RST
VINDPM Threshold Setting Method
0 – Run Relative VINDPM Threshold (default)
1 – Run Absolute VINDPM Threshold
6
VINDPM[6]
R/W
by REG_RST
6400mV
5
VINDPM[5]
R/W
by REG_RST
3200mV
4
VINDPM[4]
R/W
by REG_RST
1600mV
3
VINDPM[3]
R/W
by REG_RST
800mV
2
VINDPM[2]
R/W
by REG_RST
400mV
1
VINDPM[1]
R/W
by REG_RST
200mV
0
VINDPM[0]
R/W
by REG_RST
100mV
Absolute VINDPM Threshold
Offset: 2.6V
Range: 3.9V (0001101) – 15.3V (1111111)
Default: 4.4V (0010010)
Note:
Value < 0001101 is clamped to 3.9V (0001101)
Register is read only when FORCE_VINDPM=0 and can
be written by internal control based on relative VINDPM
threshold setting
Register can be read/write when FORCE_VINDPM = 1
8.4.15 REG0E
Figure 34. REG0E
7
x
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 20. REG0E
Bit
38
Field
Type
Reset
Description
7
THERM_STAT
R
N/A
Thermal Regulation Status
0 – Normal
1 – In Thermal Regulation
6
BATV[6]
R
N/A
1280mV
5
BATV[5]
R
N/A
640mV
4
BATV[4]
R
N/A
320mV
3
BATV[3]
R
N/A
160mV
2
BATV[2]
R
N/A
80mV
1
BATV[1]
R
N/A
40mV
0
BATV[0]
R
N/A
20mV
Submit Documentation Feedback
ADC conversion of Battery Voltage (VBAT)
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.16 REG0F
Figure 35. REG0F
7
0
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 21. REG0F
Bit
Field
Type
Reset
Description
7
Reserved
R
N/A
Reserved: Always reads 0
6
SYSV[6]
R
N/A
1280mV
5
SYSV[5]
R
N/A
640mV
4
SYSV[4]
R
N/A
320mV
3
SYSV[3]
R
N/A
160mV
2
SYSV[2]
R
N/A
80mV
1
SYSV[1]
R
N/A
40mV
0
SYSV[0]
R
N/A
20mV
Copyright © 2016–2017, Texas Instruments Incorporated
ADC conversion of System Voltage (VSYS)
Submit Documentation Feedback
39
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
8.4.17 REG11
Figure 36. REG11
7
x
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 22. REG11
Bit
Field
Type
Reset
Description
7
VBUS_GD
R
N/A
VBUS Good Status
0 – Not VBUS attached
1 – VBUS Attached
6
VBUSV[6]
R
N/A
6400mV
5
VBUSV[5]
R
N/A
3200mV
4
VBUSV[4]
R
N/A
1600mV
3
VBUSV[3]
R
N/A
800mV
2
VBUSV[2]
R
N/A
400mV
1
VBUSV[1]
R
N/A
200mV
0
VBUSV[0]
R
N/A
100mV
ADC conversion of VBUS voltage (VBUS)
Offset: 2.6V
Range 2.6V (0000000) – 15.3V (1111111)
Default: 2.6V (0000000)
8.4.18 REG12
Figure 37. REG12
7
0
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 23. REG12
Bit
40
Field
Type
Reset
Description
7
Reserved
R
N/A
Always reads 0
6
ICHGR[6]
R
N/A
3200mA
5
ICHGR[5]
R
N/A
1600mA
4
ICHGR[4]
R
N/A
800mA
3
ICHGR[3]
R
N/A
400mA
2
ICHGR[2]
R
N/A
200mA
1
ICHGR[1]
R
N/A
100mA
0
ICHGR[0]
R
N/A
50mA
Submit Documentation Feedback
ADC conversion of Charge Current (IBAT) when VBAT >
VBATSHORT
Offset: 0mA
Range 0mA (0000000) – 6350mA (1111111)
Default: 0mA (0000000)
Note:
This register returns 0000000 for VBAT < VBATSHORT
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
8.4.19 REG13
Figure 38. REG13
7
x
R
6
x
R
5
x
R
4
x
R
3
x
R
2
x
R
1
x
R
0
x
R
1
0
R
0
1
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 24. REG13
Bit
Field
Type
Reset
Description
7
VDPM_STAT
R
N/A
VINDPM Status
0 – Not in VINDPM
1 – VINDPM
6
IDPM_STAT
R
N/A
IINDPM Status
0 – Not in IINDPM
1 – IINDPM
5
IDPM_LIM[5]
R
N/A
1600mA
4
IDPM_LIM[4]
R
N/A
800mA
3
IDPM_LIM[3]
R
N/A
400mA
2
IDPM_LIM[2]
R
N/A
200mA
1
IDPM_LIM[1]
R
N/A
100mA
0
IDPM_LIM[0]
R
N/A
50mA
Input Current Limit in effect
8.4.20 REG14
Figure 39. REG14
7
0
R/W
6
x
R
5
0
R
4
0
R
3
1
R
2
1
R
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 25. REG14
Bit
Field
Type
Reset
Description
7
REG_RST
R/W
N/A
Register Reset
0 – Keep current register setting (default)
1 – Reset to default register value and reset safety timer
Note:
Reset to 0 after register reset is completed
6
Reserved
R
N/A
Reserved
5
PN[2]
R
N/A
4
PN[1]
R
N/A
3
PN[0]
R
N/A
2
Reserved
R
N/A
1
DEV_REV[1]
R
N/A
0
DEV_REV[0]
R
N/A
Copyright © 2016–2017, Texas Instruments Incorporated
Device Configuration
001: bq25898C
Reserved Always reads 1
Device Revision: 01
Submit Documentation Feedback
41
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
9 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
9.1 Application Information
A typical application consists of the device configured as an I2C controlled power path management device and a
single cell battery charger for Li-Ion and Li-polymer batteries used in a wide range of smartphones and other
portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2),
low-side switching FET (LSFET, Q3), and BATFET (Q4) between the system and battery. The device also
integrates a bootstrap diode for the high-side gate drive.
9.2 Typical Application Diagram
USB
Input
3.9V±14V@3A
1PF
1PH
VBUS
PMID
SW
8.2PF
10PF
10PF
BTST
REGN
PSEL
PGND
SYS
Ichg=3A
BAT
BATSEN
VREF
STAT
Host
10PF
PG
SDA
SCL
INT
CE
bq25898C
Copyright © 2016, Texas Instruments Incorporated
VREF is the pull up voltage of I2C communication interface
Figure 40. bq25898C Application Diagram as Slave Charger
9.2.1 Design Requirements
For this design example, use the parameters shown in Table 26.
Table 26. Design Parameters
42
PARAMETER
VALUE
Input voltage range
3.9 V to 14 V
Input current limit
1.5 A
Fast charge current
3000 mA
Output voltage
4.208 V
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
9.2.2 Detailed Design Procedure
9.2.2.1 Inductor Selection
The device has 1.5 MHz switching frequency to allow the use of small inductor and capacitor values. The
Inductor saturation current should be higher than the charging current (ICHG) plus half the ripple current (IRIPPLE):
IBAT ³ ICHG + (1/2) IRIPPLE
(1)
The inductor ripple current depends on input voltage (VBUS), duty cycle (D = VBAT/VVBUS), switching frequency (fs)
and inductance (L):
IRIPPLE =
VBUS x D x (1-D)
fs xL
(2)
The maximum inductor ripple current happens with D = 0.5 or close to 0.5. Usually inductor ripple is designed in
the range of (20–40%) maximum charging current as a trade-off between inductor size and efficiency for a
practical design.
9.2.2.2 Buck Input Capacitor
Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case
RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at
50% duty cycle, then the worst case capacitor RMS current IPMID occurs where the duty cycle is closest to 50%
and can be estimated by Equation 3:
IPMID = ICHG x D x (1 - D)
(3)
Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be
placed to the drain of the high side MOSFET and source of the low side MOSFET as close as possible. Voltage
rating of the capacitor must be higher than normal input voltage level. 25 V rating or higher capacitor is preferred
for up to 14-V input voltage. 8.2-μF capacitance is suggested.
9.2.2.3 System Output Capacitor
Output capacitor also should have enough ripple current rating to absorb output switching ripple current. The
output capacitor RMS current ICOUT is given:
I
ICSYS = RIPPLE » 0.29 x IRIPPLE
2x 3
(4)
The output capacitor voltage ripple can be calculated as follows:
DVO =
VSYS
8 LCSYS
æ
ö
V
çç1- SYS ÷÷÷
VBUS ø÷
ç
f s2 çè
(5)
At certain input/output voltage and switching frequency, the voltage ripple can be reduced by increasing the
output filter LC. The charger device has internal loop compensator. To get good loop stability, 1-µH and minimum
of 20-µF output capacitor is recommended. The preferred ceramic capacitor is 6V or higher rating, X7R or X5R.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
43
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
9.2.3 Application Curves
VBAT = 3.2 V,
VBUS = 5 V
VBAT = 3.2 V,
Figure 41. Power Up with Charge Disabled
VBUS = 5 V
Figure 42. Power Up with Charge Enabled
VBUS = 5 V
Figure 43. Charge Enable
VBUS = 12 V
VBAT = 3.8 V
Figure 44. Charge Disable
ICHG = 3 A
Figure 45. PWM Switching Waveform
44
VBUS = 5 V
Submit Documentation Feedback
VBUS = 9V
No Battery
ISYS = 20 mA,
Charge Disable
Figure 46. PFM Switching Waveform
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
VBAT = 3.2 V
VBUS = 12 V
VBUS = 12 V
Figure 47. Power Up with Charge Disabled
VBUS = 12 V
Figure 48. Charge Enable
VBUS = 12 V
Figure 49. Charge Disable
Copyright © 2016–2017, Texas Instruments Incorporated
VBAT = 3.8 V
ICHG = 3 A
Figure 50. PWM Switching Waveform
Submit Documentation Feedback
45
bq25898C
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
www.ti.com
10 Power Supply Recommendations
In order to provide an output voltage on SYS, the device requires a power supply between 3.9 V and 14 V input
with at least 100-mA current rating connected to VBUS or a single-cell Li-Ion battery with voltage > VBATUVLO
connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the
charger to provide maximum output power to SYS.
11 Layout
11.1 Layout Guidelines
The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the
components to minimize high frequency current path loop (see Figure 51) is important to prevent electrical and
magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper
layout. Layout PCB according to this specific order is essential.
1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper
trace connection or GND plane.
2. Put output capacitor near to the inductor and the IC.
3. Decoupling capacitors should be placed next to the IC pins and make trace connection as short as possible.
4. Place inductor input terminal to SW pin as close as possible. Minimize the copper area of this trace to lower
electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not
use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other
trace or plane.
5. Connect all grounds together to reduce PCB size and improve thermal dissipation.
6. Avoid ground planes in parallel with high frequency traces in other layers.
11.2 Layout Example
Figure 51. High Frequency Current Path
46
Submit Documentation Feedback
Copyright © 2016–2017, Texas Instruments Incorporated
bq25898C
www.ti.com
SLUSCH6B – MARCH 2016 – REVISED MARCH 2017
12 Device and Documentation Support
12.1 Device Support
12.1.1 Third-Party Products Disclaimer
TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT
CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES
OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER
ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.
12.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper
right corner, click on Alert me to register and receive a weekly digest of any product information that has
changed. For change details, review the revision history included in any revised document.
12.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
12.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 2016–2017, Texas Instruments Incorporated
Submit Documentation Feedback
47
PACKAGE OUTLINE
YFF0042
DSBGA - 0.625 mm max height
SCALE 4.500
DIE SIZE BALL GRID ARRAY
B
E
A
BUMP A1
CORNER
D
D: Max = 2.85mm, Min = 2.79mm
E: Max = 2.56mm, Min = 2.50mm
C
0.625 MAX
SEATING PLANE
BALL TYP
0.30
0.12
0.05 C
2 TYP
SYMM
G
F
E
2.4
TYP
SYMM
D
C
42X
B
0.4 TYP
A
1
2
3
4
5
0.3
0.2
0.015
C A
B
6
0.4 TYP
4222067/A 05/2015
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
www.ti.com
EXAMPLE BOARD LAYOUT
YFF0042
DSBGA - 0.625 mm max height
DIE SIZE BALL GRID ARRAY
(0.4) TYP
42X ( 0.23)
2
1
(0.4) TYP
3
4
5
6
A
B
C
SYMM
D
E
F
G
SYMM
LAND PATTERN EXAMPLE
SCALE:25X
( 0.23)
METAL
0.05 MAX
0.05 MIN
( 0.23)
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
NON-SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
NOT TO SCALE
4222067/A 05/2015
NOTES: (continued)
3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).
www.ti.com
EXAMPLE STENCIL DESIGN
YFF0042
DSBGA - 0.625 mm max height
DIE SIZE BALL GRID ARRAY
(0.4) TYP
(R0.05) TYP
42X ( 0.25)
1
A
(0.4)
TYP
METAL
TYP
2
4
3
5
6
B
C
SYMM
D
E
F
G
SYMM
SOLDER PASTE EXAMPLE
BASED ON 0.1 mm THICK STENCIL
SCALE:30X
4222067/A 05/2015
NOTES: (continued)
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.
www.ti.com
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
(6)
BQ25898CYFFR
ACTIVE
DSBGA
YFF
42
3000
RoHS & Green
SNAGCU
Level-1-260C-UNLIM
-40 to 125
BQ25898C
BQ25898CYFFT
ACTIVE
DSBGA
YFF
42
250
RoHS & Green
SNAGCU
Level-1-260C-UNLIM
-40 to 125
BQ25898C
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of