Sample &
Buy
Product
Folder
Support &
Community
Tools &
Software
Technical
Documents
CDCLVP1102
SCAS884D – AUGUST 2009 – REVISED DECEMBER 2015
CDCLVP1102 Two-LVPECL Output,
High-Performance Clock Buffer
1 Features
3 Description
•
•
•
The CDCLVP1102 is a highly versatile, low additive
jitter buffer that can generate two copies of LVPECL
clock outputs from one LVPECL, LVDS, or LVCMOS
input for a variety of communication applications. It
has a maximum clock frequency up to 2 GHz. The
overall additive jitter performance is less than 0.1 ps,
RMS from 10 kHz to 20 MHz, and overall output
skew is as low as 10 ps, making the device a perfect
choice for use in demanding applications.
1
•
•
•
•
•
•
•
•
•
•
•
•
1:2 Differential Buffer
Single Clock Input
Universal Inputs Can Accept LVPECL, LVDS,
LVCMOS/LVTTL
Two LVPECL Outputs
Maximum Clock Frequency: 2 GHz
Maximum Core Current Consumption: 33 mA
Very Low Additive Jitter:
很抱歉,暂时无法提供与“CDCLVP1102RGTT”相匹配的价格&库存,您可以联系我们找货
免费人工找货