Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
DRV201A Voice Coil Motor Driver for Camera Auto Focus
1 Features
2 Applications
•
•
•
•
•
•
•
1
•
•
•
•
•
•
•
•
•
•
•
•
•
Configurable for Linear or PWM Mode VCM
Current Generation
High Efficiency PWM Current Control for VCM
Advanced Ringing Compensation
Integrated 10-bit D/A Converter for VCM Current
Control
Protection
– Open and Short-Circuit Detection
– Undervoltage Lockout (UVLO)
– Thermal Shutdown
– Internal Current Limit for VCM Driver
– 4-kV ESD-HBM
I2C Interface
Improved PWM-to-Linear Mode Setting Time vs.
DRV201
Improved EMC Performance vs. DRV201
Improved PWM-to-Linear Mode Settling Time vs.
DRV201
Improved EMC Performance vs. DRV201
Operating Temperature Range: -40ºC to 85ºC
6-Ball WCSP Package With 0.4-mm Pitch
Max Die Size: 0.806 mm × 1.49 mm
Max Package Height: 0.3 mm
Cell Phone Auto Focus
Digital Still Camera Auto Focus
Iris and Exposure Controls
Security Cameras
Web and PC Cameras
Actuator Controls
3 Description
The DRV201A is an advanced voice coil motor driver
for camera auto focus. It has an integrated D/A
converter for setting the VCM current. VCM current is
controlled with a fixed frequency PWM controller or a
linear mode driver. Current generation can be
selected via I2C register. The DRV201A has an
integrated sense resistor for current regulation and
the current can be controlled through I2C.
When changing the current in the VCM, the lens
ringing is compensated with an advanced ringing
compensation function. Ringing compensation
reduces the needed time for auto focus significantly.
The device also has VCM short and open protection
functions.
Device Information(1)
PART NUMBER
DRV201A
PACKAGE
PicoStar (6)
BODY SIZE (NOM)
0.80 mm × 1.48 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Simplified Schematic
2.5 V to 4.8 V
I SOURCE
+
SCL
SDA
VCM
Controller
DRV201A
Voice Coil
Motor Driver
I SINK
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
4
6.1
6.2
6.3
6.4
6.5
6.6
6.7
4
4
4
4
5
7
8
Absolute Maximum Ratings ......................................
ESD Ratings..............................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Data Transmission Timing Requirements.................
Typical Characteristics ..............................................
Detailed Description .............................................. 9
7.1 Overview ................................................................... 9
7.2 Functional Block Diagram ....................................... 10
7.3 Feature Description................................................. 10
7.4 Device Functional Modes........................................ 11
7.5 Programming........................................................... 12
7.6 Register Maps ......................................................... 15
8
Application and Implementation ........................ 19
8.1 Application Information............................................ 19
8.2 Typical Application ................................................. 19
9 Power Supply Recommendations...................... 22
10 Layout................................................................... 22
10.1 Layout Guidelines ................................................. 22
10.2 Layout Example .................................................... 22
11 Device and Documentation Support ................. 23
11.1
11.2
11.3
11.4
11.5
Device Support......................................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
23
23
23
23
23
12 Mechanical, Packaging, and Orderable
Information ........................................................... 23
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Original (June 2013) to Revision A
•
2
Page
Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section ................................................................................................. 1
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
5 Pin Configuration and Functions
YMB Package
6-Pin PicoStar
Bottom View
SCL
I
SOURCE
VBAT
SDA
I
SINK
GND
YMB Package
6-Pin PicoStar
Top View
2
201A
YMDS
1
YMB Package
6-Pin PicoStar
Top View
201AB
YMDS
The coated package option has a backside polymer coating that is 40µm thick. The final package heights of both the
packages are the same for both options. This coating helps minimize edge chipping or die cracking during assembly
and manufacturing.
Pin Functions
PIN
I/O
DESCRIPTION
NAME
NO.
VBAT
2A
—
Power
GND
1A
—
Ground
I_SOURCE
2B
—
Voice coil positive terminal
I_SINK
1B
—
Voice coil negative terminal
SCL
2C
I
SDA
1C
I/O
I2C serial interface clock input
I2C serial interface data input/output (open drain)
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
3
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)
(1)
MIN
MAX
UNIT
VBAT, ISOURCE, ISOURCE pin voltage (2)
–0.3
5.5
V
Voltage at SDA, SCL
–0.3
3.6
V
Continuous total power dissipation
RθJA
Junction-to-ambient thermal resistance (3)
TJ
Operating junction temperature
TA
Operating ambient temperature
Tstg
Storage temperature
(1)
(2)
(3)
Internally limited
130
°C/W
–40
125
°C
–40
85
°C
–55
150
°C
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.
All voltage values are with respect to network ground terminal.
This thermal data is measured with high-K board (4-layer board).
6.2 ESD Ratings
VALUE
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins
V(ESD)
(1)
(2)
Electrostatic discharge
(1)
UNIT
±4000
Charged device model (CDM), per JEDEC specification JESD22-C101, all
pins (2)
±500
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
VBAT - Supply voltage
MIN
NOM
MAX
UNIT
2.5
3.7
4.8
Voltage Range - SDA and SCL
–0.1
3.3
3.6
V
V
TJ - Operating junction temperature
–40
125
°C
6.4 Thermal Information
DRV201A
THERMAL METRIC
(1)
YMB (PICOSTAR)
UNIT
6 PINS
RθJA
Junction-to-ambient thermal resistance
16.9
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
1.4
°C/W
RθJB
Junction-to-board thermal resistance
22.2
°C/W
ψJT
Junction-to-top characterization parameter
0.1
°C/W
ψJB
Junction-to-board characterization parameter
22.2
°C/W
(1)
4
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
6.5 Electrical Characteristics
Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient
temperature range of 25°C) (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
2.5
3.7
4.8
UNIT
INPUT VOLTAGE
VBAT
Input supply voltage
VUVLO
Undervoltage lockout threshold
VHYS
Undervoltage lockout hysteresis
VBAT rising
VBAT falling
2.2
2
50
V
V
100
250
mV
INPUT CURRENT
ISHUTDOWN
Input supply current shutdown,
includes switch leakage currents
MAX: VBAT = 4.4 V
0.15
1
µA
ISTANDBY
Input supply current standby, includes
MAX: VBAT = 4.4 V
switch leakage currents
120
200
µA
STARTUP, MODE TRANSITIONS, AND SHUTDOWN
t1
Shutdown to standby
100
µs
t2
Standby to active
100
µs
t3
Active to standby
100
µs
t4
Shutdown time
1
ms
Active or standby to shutdown
0.5
VCM DRIVER STAGE
Resolution
IRES
10
Relative accuracy
Differential nonlinearity
10
-1
1
Zero code error
Offset error
bits
-10
0
At code 32
LSB
mA
3
mA
% of
FSR
Gain error
±3
Gain error drift
0.3
0.4
%/°C
Offset error drift
0.3
0.5
%/°C
IMAX
Maximum output current
ILIMIT
Average VCM current limit
See
(1)
110
102.3
IDETCODE
Minimum VCM code for OPEN and
SHORT detection
See
(2)
256
fSW
Switching frequency
Selectable through CONTROL register
VDRP
Internal dropout
See
LVCM
VCM inductance
RVCM
VCM resistance
160
mA
240
mA
mA
0.5
4
(3)
MHz
0.4
V
30
150
µH
11
22
Ω
LENS MOVEMENT CONTROL
tset1
Lens settling time
±10% error band
tset2
Lens settling time
±10% error band
VCM resonance frequency
fVCM
(1)
(2)
(3)
VCM resonance frequency tolerance
2/fVCM
ms
1/fVCM
ms
50
150
When 1/fVCM compensation is used
-10%
10%
When 2/fVCM compensation is used
-30%
30%
Hz
During short circuit condition driver current limit comparator will trip and short is detected and driver goes into STANDBY and short flag
is set high in the status register.
When testing VCM open or short this is the recommended minimum VCM code (in dec) to be used.
This is the voltage that is needed for the feedback resistor and high side driver. It should be noted that the maximum VCM resistance is
limited by this voltage and supply voltage. E.g. 3-V supply maximum VCM resistance is: RVCM = (VBAT – VDRP)/IVCM = (3 V - 0.4
V)/102.3 mA = 25.4 Ω.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
5
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
Electrical Characteristics (continued)
Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient
temperature range of 25°C) (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
LOGIC I/Os (SDA AND SCL)
IIN
Input leakage current
RPullUp
I2C pull-up resistors
V = 1.8 V, SCL
-4.25
4.25
V = 1.8 V, SDA
-1
1
SDA and SCL pins
VIH
Input high level
See
(4)
VIL
Input low level
See
(5)
tTIMEOUT
SCL timeout for shutdown detection
RPD
Pull down resistor at SCL line
4.7
fSCL
kΩ
1.17
3.6
0
0.63
0.5
1
500
2
I C clock frequency
µA
V
V
ms
kΩ
400
kHz
INTERNAL OSCILLATOR
fOSC
Internal oscillator
20°C ≤ TA ≤ 70°C
-3%
3%
Frequency accuracy
-40°C ≤ TA ≤ 85°C
-5%
5%
THERMAL SHUTDOWN
TTRIP
(4)
(5)
6
Thermal shutdown trip point
140
°C
During shutdown to standby transition VIH low limit is 1.28 V.
During shutdown to standby transition VIL high limit is 0.51 V.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
6.6 Data Transmission Timing Requirements
VBAT = 3.6 V ±5%, TA = 25ºC, CL = 100 pF (unless otherwise noted)
MIN
f(SCL)
Serial clock frequency
100
tBUF
Bus Free Time Between Stop and Start Condition
tSP
Tolerable spike width on bus
tLOW
SCL low time
tHIGH
SCL high time
tS(DAT)
SDA → SCL setup time
tS(STA)
Start condition setup time
tS(STO)
Stop condition setup time
tH(DAT)
SDA → SCL hold time
tH(STA)
Start condition hold time
tr(SCL)
Rise time of SCL Signal
tf(SCL)
Fall time of SCL Signal
tr(SDA)
Rise time of SDA Signal
tf(SDA)
Rise time of SDA Signal
SCL = 100 KHz
4.7
SCL = 400 KHz
1.3
SCL = 100 KHz
NOM
MAX
UNIT
400
kHz
µs
50
SCL = 400 KHz
SCL = 100 KHz
4.7
SCL = 400 KHz
1.3
ns
µs
SCL = 100 KHz
4
µs
SCL = 400 KHz
600
ns
SCL = 100 KHz
250
SCL = 400 KHz
100
ns
SCL = 100 KHz
4.7
SCL = 400 KHz
600
ns
SCL = 100 KHz
4
µs
SCL = 400 KHz
600
SCL = 100 KHz
0
3.45
SCL = 400 KHz
0
0.9
SCL = 100 KHz
4
SCL = 400 KHz
600
µs
ns
µs
ns
SCL = 100 KHz
1000
SCL = 400 KHz
300
SCL = 100 KHz
300
SCL = 400 KHz
300
SCL = 100 KHz
1000
SCL = 400 KHz
300
SCL = 100 KHz
300
SCL = 400 KHz
300
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
µs
ns
ns
ns
ns
7
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
6.7 Typical Characteristics
50%
120
45%
40%
35%
80
Efficiency
Quiescent Current (mA)
100
60
40
30%
25%
20%
15%
10%
20
5%
0%
0
0
20
40
60
80
0
100
IOUT (mA)
C001
80
100
C002
Figure 2. Linear Mode: Efficiency vs Output Current
100
70%
90
Quiescent Current (mA)
80%
60%
Efficiency
60
VBAT = 3.7 V
Figure 1. Linear Mode: Supply Current vs Output Current
50%
40%
30%
20%
10%
0%
20
40
1 Mhz
2 Mhz
4 Mhz
6 Mhz
60
IOUT (mA)
80
80
1MHz
2MHz
4MHz
6MHz
70
60
50
40
30
20
10
0
100
0
20
40
60
IOUT (mA)
C003
VBAT = 3.7 V
80
100
C004
VBAT = 3.7 V
Figure 3. PWM Mode: Efficiency vs Output Current
8
40
IOUT (mA)
VBAT = 3.7 V
0
20
Figure 4. PWM Mode: Supply Current vs Output Current
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
7 Detailed Description
7.1 Overview
The DRV201A is intended for high performance autofocus in camera modules. It is used to control the current in
the voice coil motor (VCM). The current in the VCM generates a magnetic field which forces the lens stack
connected to a spring to move. The VCM current and thus the lens position can be controlled via the I2C
interface and an auto focus function can be implemented.
The DRV201A offers a higher level of performance than the DRV201 in two areas. First, the transition between
PWM and linear modes is free of any resonance. This allows faster image capture after achieving focus in the
PWM mode. The other performance enhancement is in the area of EMC performance. When operating in PWM
mode, transitions were significantly slowed down resulting in lower conducted and radiated noise versus the
DRV201.
The device connects to a video processor or image sensor through a standard I2C interface which supports up to
400-kbit/s data rate. The digital interface supports IO levels from 1.8 V to 3.3 V. All pins have 4-kV HBM ESD
rating.
When SCL is low for at least 0.5 ms, the device enters SHUTDOWN mode. If SCL goes from low to high the
driver enters STANDBY mode in less than 100 μs and default register values are set as shown in Figure 5.
ACTIVE mode is entered whenever the VCM_CURRENT register is set to something else than zero.
Vbat
ISC/SCL
t1
DAC
mode
t2
SHUTDOWN
=0
0
=0
STANDBY
t4
t3
ACTIVE
STANDBY
SHUTDOWN
Figure 5. Power Up and Down Sequence
VCM current can be controlled via an I2C interface and VCM_CURRENT registers. Lens stack is connected to a
spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is
compensated internally by generating an optimized ramp whenever the current value in the VCM_CURRENT
register is changed. This enables a fast autofocus algorithm and pleasant user experience.
Current in the VCM can be generated with a linear or PWM control. In linear mode the high side PMOS is
configured as a current source and current is set by the VCM_CURRENT control register. In PWM control the
VCM is driven with a half bridge driver. With PWM control the VCM current is increased by connecting the VCM
between VBAT and GND through the high side PMOS and then released to a ‘freewheeling’ mode through the
sense resistor and low side NMOS. PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz
through a CONTROL register. PWM or linear mode can be selected with the PWM/LIN bit in the MODE register.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
9
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
7.2 Functional Block Diagram
Cin
POR
10-bit
DAC
DIGITAL
GATE CONTROL
REFERENCE
PWM
OSCILLATOR
ERROR AMPLIFIER
VBAT
ISOURCE
VCM
REGISTERS
RINGING
COMPENSATION
SCL
ISINK
I2C
Rsense
SDA
GND
7.3 Feature Description
7.3.1 VCM Driver Output Stage Operation
Current in the VCM can be controlled with a linear or PWM mode output stage. Output stage is enabled in
ACTIVE mode which can be controlled through VCM_CURRENT control register and the output stage mode is
selected from MODE register bit PWM/LIN.
In linear mode the output PMOS is configured to a high side current source and current can be controlled from a
VCM_CURRENT registers.
In PWM control the VCM is driven with a half bridge driver. With PWM control the VCM current is increased by
connecting the VCM between VBAT and GND through the high side PMOS and then released to a ‘freewheeling’
mode through the sense resistor and low side NMOS. Current in the VCM is sensed with a 1-Ω sense resistor
which is connected into an error amplifier input where the other input is controlled by the 10-bit DAC output.
PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz through a CONTROL register. PWM
or linear mode can be selected with the PWM/LIN bit in the MODE register.
7.3.2 Ringing Compensation
VCM current can be controlled via an I2C interface and VCM_CURRENT registers. Lens stack is connected to a
spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is
compensated internally by generating an optimized ramp whenever the current value in the VCM_CURRENT
register is changed. This enables a fast auto focus algorithm and pleasant user experience.
Ringing compensation is dependent on the VCM resonance frequency and this can be controlled via
VCM_FREQ register (07h) from 50 Hz up 150 Hz. Table 1 shows the VCM_FREQ register setting for each
resonance frequency in 1-Hz steps. If more accurate resonance frequency is available, the control value can be
calculated with Equation 1.
Ringing compensation is designed in a way that it can tolerate ±30% frequency variation in the VCM resonance
frequency when 2/fVCM compensation is used and ±10% variation with 1/fVCM so only statistical data from the
VCM is needed in production.
10
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
Feature Description (continued)
Table 1. VCM Resonance Frequency Control Register (07h) Table
VCM
Resonance
Frequency
[Hz]
VCM_FREQ[7:0] (07h)
DEC
BIN
VCM
Resonance
Frequency
[Hz]
VCM_FREQ[7:0] (07h)
DEC
BIN
VCM
Resonance
Frequency
[Hz]
VCM_FREQ[7:0] (07h)
DEC
BIN
50
0
0
84
154
10011010
118
220
11011100
51
7
111
85
157
10011101
119
222
11011110
52
14
1110
86
160
10100000
120
223
11011111
53
21
10101
87
162
10100010
121
224
11100000
54
27
11011
88
165
10100101
122
226
11100010
55
34
100010
89
167
10100111
123
227
11100011
56
40
101000
90
170
10101010
124
228
11100100
57
46
101110
91
172
10101100
125
229
11100101
58
52
110100
92
174
10101110
126
231
11100111
59
58
111010
93
177
10110001
127
232
11101000
60
63
111111
94
179
10110011
128
233
11101001
61
68
1000100
95
181
10110101
129
234
11101010
62
73
1001001
96
183
10110111
130
235
11101011
63
78
1001110
97
185
10111001
131
236
11101100
64
83
1010011
98
187
10111011
132
238
11101110
65
88
1011000
99
189
10111101
133
239
11101111
66
92
1011100
100
191
10111111
134
240
11110000
67
96
1100000
101
193
11000001
135
241
11110001
68
101
1100101
102
195
11000011
136
242
11110010
69
105
1101001
103
197
11000101
137
243
11110011
70
109
1101101
104
198
11000110
138
244
11110100
71
113
1110001
105
200
11001000
139
245
11110101
72
116
1110100
106
202
11001010
140
246
11110110
73
120
1111000
107
204
11001100
141
247
11110111
74
124
1111100
108
205
11001101
142
248
11111000
75
127
1111111
109
207
11001111
143
249
11111001
76
130
10000010
110
208
11010000
144
250
11111010
77
134
10000110
111
210
11010010
145
251
11111011
78
137
10001001
112
212
11010100
146
251
11111011
79
140
10001100
113
213
11010101
147
252
11111100
80
143
10001111
114
215
11010111
148
253
11111101
81
146
10010010
115
216
11011000
149
254
11111110
82
149
10010101
116
217
11011001
150
255
11111111
83
152
10011000
117
219
11011011
-
-
-
7.4 Device Functional Modes
7.4.1 Modes of Operation
SHUTDOWN If the driver detects SCL has a DC level below 0.63 V for duration of at least 0.5 ms, the driver will
enter shutdown mode. This is the lowest power mode of operation. The driver will remain in
shutdown for as long as SCL pin remain low.
STANDBY
If SCL goes from low to high the driver enters STANDBY mode and sets the default register values.
In this mode registers can be written to through the I2C interface. Device will be in STANDBY mode
when VCM_CURRENT register is set to zero. From ACTIVE mode the device will enter STANDBY
if the SW_RST bit of the CONTROL register is set. In this case all registers will be reset to default
values.
STANDBY mode is entered from ACTIVE mode if any of the following faults occur: Over
temperature protection fault (OTPF), VCM short (VCMS), or VCM open (VCMO). When
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
11
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
Device Functional Modes (continued)
STANDBY mode is entered due to a fault condition current register is cleared.
ACTIVE
The device is in ACTIVE mode whenever the VCM_CURRENT control is set to something else
than zero through the I2C interface. In ACTIVE mode VCM driver output stage is enabled all the
time resulting in higher power consumption. The device remains in active mode until the SW_RST
bit in the CONTROL register is set, SCL is pulled low for duration of 0.5 ms, VCM_CURRENT
control is set to zero, or any of the following faults occur: Over temperature protection fault (OTPF),
VCM short (VCMS), or VCM open (VCMO). If active mode is entered after fault the status register
is automatically cleared.
7.5 Programming
7.5.1 I2C Bus Operation
The I2C bus is a communications link between a controller and a series of slave terminals. The link is established
using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is
sourced from the controller in all cases where the serial data line is bi-directional for data communication
between the controller and the slave terminals. Each device has an open drain output to transmit data on the
serial data line. An external pull-up resistor must be placed on the serial data line to pull the drain output high
during data transmission.
The DRV201A hosts a slave I2C interface that supports data rates up to 400 kbit/s and auto-increment
addressing and is compliant to I2C standard 3.0.
DRV201A supports four different read and two different write operations; single read from a defined location,
single read from a current location, sequential read starting from a defined location, sequential read from current
location, single write to a defined location, sequential write starting from a defined location. All different read and
write operations are described below.
7.5.1.1 Single Write to a Defined Location
Figure 6 shows the format of a single write to a defined register. First, the master issues a start condition
followed by a seven-bit I2C address. Next, the master writes a zero to conduct a write operation. Upon receiving
an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a
second acknowledge, DRV201A sets the I2C register to a defined value and the master writes the eight-bit data
value across the bus. Upon receiving a third acknowledge, DRV201A auto increments the internal I2C register
number by one and the master issues a stop condition. This action concludes the register write.
ACK
DATA
M+1
STOP
REGISTER NUMBER
M
REGISTER NUMBER M
ACK
DRV201A ADDRESS 0
0 0 0 1 1 1 0
ACK
START
CURRENT REGISTER NUMBER K
SINGLE WRITE TO A DEFINED LOCATION
Figure 6. Single Write
7.5.1.2 Single Read from a Defined Location and Current Location
Figure 7 shows the format of a single read from a defined location. First, the master issues a start condition
followed by a seven-bit I2C address. Next, the master writes a zero to conduct a write operation. Upon receiving
an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a
second acknowledge, DRV201A sets the internal I2C register number to a defined value. Then the master issues
a repeat start condition and a seven-bit I2C address followed by a one to conduct a read operation. Upon
receiving a third acknowledge, the master releases the bus to the DRV201A. The DRV201A then writes the
eight-bit data value from the register across the bus. The master acknowledges receiving this byte and issues a
stop condition. This action concludes the register read.
12
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
Programming (continued)
1
M+1
ACK
STOP
DRV201A ADDRESS
0 0 0 1 1 1 0
ACK
0 0 0 1 1 1 0
REGISTER NUMBER
M
ACK
0
REGISTER NUMBER M
START
DRV201A ADDRESS
ACK
START
CURRENT REGISTER NUMBER K
DATA
Figure 7. Single Read From A Defined Location
Figure 8 shows the single read from the current location. If the read command is issued without defining the
register number first, DRV201A writes out the data from the current register from the device memory.
DRV201A ADDRESS 1
0 0 0 1 1 1 0
K+2
ACK
STOP
DATA
ACK
START
REGISTER NUMBER K+1
ACK
STOP
DRV201A ADDRESS 1
0 0 0 1 1 1 0
ACK
START
CURRENT REGISTER NUMBER K
DATA
Figure 8. Single Read From The Current Location
7.5.1.3 Sequential Read and Write
Sequential read and write allows simple and fast access to DRV201A registers. Figure 9 shows sequential read
from a defined location. If the master doesn’t issue a stop condition after giving ACK, DRV201A auto increments
the register number and writes the data from the next register.
DATA
REGISTER NUMBER M+L-1
M+L
ACK
STOP
DATA
K+2
ACK
REGISTER NUMBER M+1
ACK
DRV201A ADDRESS 1
0 0 0 1 1 1 0
ACK
ACK
REGISTER NUMBER
M
REGISTER NUMBER M
START
DRV201A ADDRESS 0
0 0 0 1 1 1 0
ACK
START
CURRENT REGISTER NUMBER K
DATA
L bytes of DATA
Figure 9. Sequential Read From A Defined Location
Figure 10 shows the sequential write. If the master doesn’t issue a stop condition after giving ACK, DRV201A
auto increments it’s register by one and the master can write to the next register.
DATA
DATA
REGISTER NUMBER M+L-1
DATA
M+L
ACK
STOP
REGISTER NUMBER
M
M+2
ACK
0
REGISTER NUMBER M+1
ACK
0 0 0 1 1 1 0
REGISTER NUMBER M
ACK
DRV201A ADDRESS
ACK
START
CURRENT REGISTER NUMBER K
L bytes of DATA
Figure 10. Sequential Write
If read is started without writing the register value first, DRV201A writes out data from the current location. If the
master doesn’t issue a stop condition after giving ACK, DRV201A auto increments the I2C register and writes out
the data. This continues until the master issues a stop condition. This is shown in Figure 11.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
13
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
Programming (continued)
REGISTER NUMBER K+L-1
DATA
DATA
K+L
ACK
STOP
DATA
K+2
ACK
1
0 0 0 1 1 1 0
REGISTER NUMBER K+1
ACK
DRV201A ADDRESS
ACK
START
CURRENT REGISTER NUMBER K
L bytes of DATA
Figure 11. Sequential Read Starting From A Current Location
7.5.1.4 I2C Device Address, Start and Stop Condition
Data transmission is initiated with a start bit from the controller as shown in Figure 12. The start condition is
recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon
reception of a start bit, the device will receive serial data on the SDA input and check for valid address and
control information. SDA data is latched by DRV201A on the rising edge of the SCL line. If the appropriate device
address bits are set for the device, DRV201A issues the ACK by pulling the SDA line low on the next falling edge
after 8th bit is latched. SDA is kept low until the next falling edge of the SCL line.
Data transmission is completed by either the reception of a stop condition or the reception of the data word sent
to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion
of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An
acknowledge is issued after the reception of valid address, sub-address and data words. Reference Figure 13.
...
SDA
SCL
1
2
3
4
5
START CONDITION
6
7
8
...
9
STOP CONDITION
ACKNOWLEDGE
2
Figure 12. I C Start/Stop/Acknowledge Protocol
tLOW
tr
tH(STA)
tf
SCL
tH(STA)
tH(DAT)
tHIGH
tS(DAT)
tS(STO)
tS(STA)
SDA
t(BUF)
P
S
S
P
Figure 13. I2C Data Transmission Protocol
14
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
7.6 Register Maps
Table 2. Register Maps
DEFAULT
VALUE
REGISTER
ADDRESS (HEX)
NAME
DESCRIPTION
1
01
not used
2
02
CONTROL
0000 0010
Control register
3
03
VCM_CURRENT_MSB
0000 0000
Voice coil motor MSB current control
4
04
VCM_CURRENT_LSB
0000 0000
Voice coil motor LSB current control
5
05
STATUS
0000 0000
Status register
6
06
MODE
0000 0000
Mode register
7
07
VCM_FREQ
1000 0011
VCM resonance frequency
7.6.1 Control Register (Address – 0x02h)
Table 3. Control Register Address – 0x02h Description
DATA BIT
D7
D6
D5
D4
D3
D2
D1
D0
FIELD NAME
not used
not used
not used
not used
not used
not used
EN_RING
RESET
READ/WRITE
R
R
R
R
R
R
R/W
R/W
RESET VALUE
0
0
0
0
0
0
1
0
Table 4. Control Register Address Field Definitions
FIELD NAME
BIT DEFINITION
Forced software reset (reset all registers to default values) and device goes into STANDBY. RESET
bit is automatically cleared when written high.
RESET
0 – inactive
1 – device goes to STANDBY
Enables ringing compensation.
EN_RING
0 – disabled
1 – enabled
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
15
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
7.6.2 VCM MSB Current Control Register (VCM_Current_MSB) Address – 0x03h
Table 5. VCM MSB Current Control Register (VCM_Current_MSB) Address – 0x03h Description
DATA BIT
D7
D6
D5
D4
D3
D2
FIELD NAME
not used
not used
not used
not used
not used
not used
READ/WRITE
R
R
R
R
R
R
RESET VALUE
0
0
0
0
0
0
D1
D0
VCM_CURRENT[9:8]
R/W
0
0
Table 6. VCM MSB Current Control Register Field Definitions
FIELD NAME
BIT DEFINITION
VCM current control
00 0000 0000b – 0 mA
00 0000 0001b – 0.1 mA
00 0000 0010b – 0.2 mA
…
11 1111 1110b – 102.2 mA
VCM_CURRENT[9:8]
11 1111 1111b – 102.3 mA
NOTE
When setting the current in DRV201A both
VCM_CURRENT_MSB
and
VCM_CURRENT_LSB
registers have to be updated. DRV201A starts updates the
current after LSB register write is completed.
7.6.3 VCM LSB Current Control Register (VCM_Current_lSB) Address – 0x04h
Table 7. VCM LSB Current Control Register (VCM_Current_ISB) Address – 0x04hDescription
DATA BIT
D7
D6
FIELD NAME
VCM_CURRENT[7:0]
READ/WRITE
R/W
RESET VALUE
0
0
D5
D4
D3
D2
D1
D0
0
0
0
0
0
0
Table 8. VCM LSB Current Control Register Field Definitions
FIELD NAME
BIT DEFINITION
VCM current control
00 0000 0000b – 0 mA
00 0000 0001b – 0.1 mA
00 0000 0010b – 0.2 mA
…
11 1111 1110b – 102.2 mA
VCM_CURRENT[7:0]
11 1111 1111b – 102.3 mA
NOTE
When setting the current in DRV201A both
VCM_CURRENT_MSB
and
VCM_CURRENT_LSB
registers have to be updated. DRV201A starts updates the
current after LSB register write is completed.
16
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
7.6.4 Status Register (Status) Address – 0x05h (1)
Table 9. Status Register (Status) Address – 0x05h Description
(1)
DATA BIT
D7
D6
D5
D4
D3
D2
D1
D0
FIELD NAME
not used
not used
not used
TSD
VCMS
VCMO
UVLO
OVC
READ/WRITE
R
R/WR
R
R
R
R
R
R
RESET VALUE
0
0
0
0
0
0
0
0
Status bits are cleared when device changes it’s state from standby to active. If TSD was tripped the device goes into Standby and will
not allow the transition into Active until the device cools down and TSD is cleared.
Table 10. Status Register Address Field Descriptions
FIELD NAME
BIT DEFINITION
OVC
Over current detection
UVLO
Undervoltage Lockout
VCMO
Voice coil motor open detected
VCMS
Voice coil motor short detected
TSD
Thermal shutdown detected
7.6.5 Mode Register (Mode) Address – 0x06h
Table 11. Mode Register (Mode) Address – 0x06h Description
DATA BIT
D7
D6
D5
D4
D3
D2
PWM_FREQ[2:0]
D1
D0
PWM/LIN
RING_MOD
E
FIELD NAME
not used
not used
not used
READ/WRITE
R
R
R
R/W
R/W
R/W
R/W
R/W
RESET VALUE
0
0
0
0
0
0
0
0
Table 12. Mode Register (Mode) Address Field Definitions
FIELD NAME
BIT DEFINITION
Ringing compensation settling time
RING_MODE
0 – 2x(1/fVCM)
1 – 1x(1/fVCM)
Driver output stage in linear or PWM mode
PWM/LIN
0 – PWM mode
1 – Linear mode
Output stage PWM switching frequency
000 – 0.5 MHz
001 – 1 MHz
010 – N/A
PWM_FREQ[2:0]
011 – 2 MHz
100 – N/A
101 – 4.8 MHz
110 – 6.0 MHz
111 – 4 MHz
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
17
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
7.6.6 VCM Resonance Frequency Register (VCM_FREQ) Address – 0x07h
Table 13. VCM Resonance Frequency Register (VCM_FREQ) Address – 0x07h Description
DATA BIT
D7
FIELD NAME
VCM_FREQ[7:0]
READ/WRITE
R/W
RESET VALUE
1
D6
D5
D4
D3
D2
D1
D0
0
0
0
0
0
1
1
Table 14. VCM Resonance Frequency Register Field Definitions
FIELD NAME
BIT DEFINITION
VCM mechanical ringing frequency for the ringing compensation can be selected with the below
formula. The formula gives the VCM_FREQ[7:0] register value in decimal which should be rounded to
the nearest integer.
VCM_FREQ[7:0]
VCM _ FREQ = 383 -
19200
Fres
(1)
Default VCM mechanical ringing frequency is 76.4 Hz.
VCM _ FREQ = 383 -
18
19200
= 131.69 Þ 132 Þ '1000 0011'
76.4
Submit Documentation Feedback
(2)
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
8 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
The DRV201A device is a voice coil motor driver designed for camera auto focus control. The device allows for a
highly efficient PWM current control for VCM, while reducing lens ringing in order to significantly lower the time
needed for the lens to auto focus. The following design is a common application of the DRV201A device.
8.1.1 VCM Mechanical Ringing Frequency
Ringing compensation is dependent on the VCM resonance frequency, and this can be controlled through the
VCM_FREQ register (07h) from 50 Hz up to 150 Hz. VCM mechanical ringing frequency for the ringing
compensation can be selected using Equation 3. The formula gives the VCM_FREQ[7:0] register value in
decimal which should be rounded to the nearest integer.
19200
VCM _ FREQ = 383 Fres
(3)
Default VCM mechanical ringing frequency is 76.4 Hz.
19200
VCM _ FREQ = 383 = 131.69 Þ 132 Þ '1000 0011'
76.4
(4)
8.2 Typical Application
DRV201A
VBAT
ISOURCE
+
Vin
1 µF
SCL
ISINK
SDA
GND
-
VCM
To/From a
controller
Figure 14. Typical Application Schematic
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
19
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
Typical Application (continued)
8.2.1 Design Requirements
Table 15 lists the design parameters.
Table 15. Design Parameters
DESIGN PARAMETER
REFERENCE
EXAMPLE VALUE
Supply voltage
Vin
3.7
Motor Winding
Resistance
RL
15 Ω
Motor Winding
Inductance
IL
100 µH
Actuator Size
8.5 x 8.5 x 3.4 (mm)
Lens in the VCM
M6 (Pitch: 0.35)
Weight of VCM
75 mg
TTL
4.2 mm
FB
1.1 mm
8.2.2 Detailed Design Procedure
List of components:
• Cin - Panasonic ECJ0EB1A105M
• VCM - Mitsumi VCM KAF-V85S60
• Actuator size: 8.5 × 8.5 × 3.4 (mm)
• Lens in the VCM: M6 (Pitch: 0.35)
• Weight: 75 mg
• TTL: 4.2 mm
• FB: 1.1 mm
8.2.2.1 User Example 1
In Figure 15, lens settling time and settling window shows how lens control is defined. Below is an example case
how the lens is controlled and what settling time is achieved:
Measured VCM resonance frequency = 100 Hz
• According to Table 1, VCM_FREQ[7:0] = ‘10111111’ (reg 0x07h)
VCM resonance frequency, fVCM, variation is within ±10% (min 90 Hz … max 110 Hz)
• 1/fVCM ringing compensation is used : RING_MODE = ‘1’ (reg 0x06h)
Stepping the lens by 50 µm
• The lens is settled into a ±5-µm window within 10 ms (1/fVCM)
8.2.2.2 User Example 2
If the case is otherwise exactly the same, but VCM resonance frequency cannot be guaranteed to stay at more
than ±30% variation, slower ringing compensation should be used:
Measured VCM resonance frequency = 100 Hz
• According to Table 1, VCM_FREQ[7:0] = ‘10111111’ (reg 0x07h)
VCM resonance frequency, fVCM, variation is within ±30% (min 70 Hz … max 130 Hz)
• 2/fVCM ringing compensation is used : RING_MODE = ‘0’ (reg 0x06h)
Stepping the lens by 50 µm
• The lens is settled into a ±5-µm window within 20 ms (2/fVCM)
20
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
±10% step
size window
Lens position
step size
settling time
Time
Figure 15. Lens Settling Time and Settling Window
8.2.3 Application Curves
Figure 16. Lens Positions With and Without Ringing
Compensation With 100-µm Step on the Lens Position
Figure 17. Lens Positions With and Without Ringing
Compensation With 100-µm Step on the Lens Position,
Zoomed In
Figure 18. Lens Positions With and Without Ringing
Compensation With 30-µm Step on the Lens Position
Figure 19. Lens Positions With and Without Ringing
Compensation With 30-µm Step on the Lens Position,
Zoomed In
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
21
DRV201A
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
www.ti.com
9 Power Supply Recommendations
The DRV201A device is designed to operate from an input voltage supply, VBAT, range between 2.5 and 4.8 V.
The user must place at least a 1-uF ceramic bypass capacitor rated for a minimum of 6.3 V as close as possible
to VBAT and GND pin.
10 Layout
10.1 Layout Guidelines
The VBAT pin should be bypassed to GND using a low-ESR ceramic bypass capacitor with a recommended
value of at least 1-µF rated for a minimum of 6.3 V. Place this capacitor as close to the VBAT and GND pins as
possible with a thick trace or ground plane connection to the device GND pin.
10.2 Layout Example
1µF
Figure 20. Recommended Layout Example
22
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
DRV201A
www.ti.com
SLVSBN6A – JUNE 2013 – REVISED AUGUST 2015
11 Device and Documentation Support
11.1 Device Support
11.1.1 Device Nomenclature
YMB package markings (see pinouts in Pin Configuration and Functions):
• YM = YEAR / MONTH DATE CODE
• D = DAY OF LASER MARK
• S = ASSEMBLY SITE CODE
• O = PinA1 (Filled Solid)
Table 16. YMB Package Dimensions
DIMENSION
MIN
TYP
MAX
UNIT
Length
1.49
mm
Width
0.806
mm
Height (1)
0.278
0.289
0.3
mm
Ball pitch
0.39
0.4
0.41
mm
Ball height
Coating thickness (2)
(1)
(2)
4.8
6
7.2
µm
0.39
0.4
0.41
mm
Height tolerances valid for both coated and non-coated packages.
Coating thickness only applies to DRV201AYMBRB (coated) package option.
11.2 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
11.3 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 2013–2015, Texas Instruments Incorporated
Product Folder Links: DRV201A
23
PACKAGE OPTION ADDENDUM
www.ti.com
11-Jan-2022
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
(6)
DRV201AYMBR
ACTIVE
PICOSTAR
YMB
6
3000
RoHS & Green
CUNIPD
Level-1-260C-UNLIM
-40 to 85
201A
DRV201AYMBRB
ACTIVE
PICOSTAR
YMB
6
3000
RoHS & Green
CUNIPD
Level-1-260C-UNLIM
-40 to 85
201AB
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of