Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
OP07x Precision Operational Amplifiers
1 Features
3 Description
•
•
•
•
•
These devices offer low offset and long-term stability
by
means
of
a
low-noise,
chopperless,
bipolar-input-transistor amplifier circuit. For most
applications, external components are not required
for offset nulling and frequency compensation. The
true differential input, with a wide input-voltage range
and outstanding common-mode rejection, provides
maximum flexibility and performance in high-noise
environments and in noninverting applications. Low
bias currents and extremely high input impedances
are maintained over the entire temperature range.
1
Low Noise
No External Components Required
Replace Chopper Amplifiers at a Lower Cost
Wide Input-Voltage Range: 0 to ±14 V (Typ)
Wide Supply-Voltage Range: ±3 V to ±18 V
2 Applications
•
•
•
•
•
Wireless Base Station Control Circuits
Optical Network Control Circuits
Instrumentation
Sensors and Controls
Precision Filters
Device Information(1)
PART NUMBER
OP07x
PACKAGE (PIN)
BODY SIZE
SO (8)
6.20 mm × 5.30 mm
SOIC (8)
4.90 mm × 3.91 mm
PDIP (8)
9.81 mm × 6.35 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
4 Simplified Schematic
OFFSET N1
IN+
1
3
+
6
OUT
IN−
OFFSET N2
2
−
8
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
9
Features ..................................................................
Applications ...........................................................
Description .............................................................
Simplified Schematic.............................................
Revision History.....................................................
Pin Functions .........................................................
Specifications.........................................................
1
1
1
1
2
3
4
7.1
7.2
7.3
7.4
7.5
7.6
4
4
4
4
5
6
Absolute Maximum Ratings ......................................
Handling Ratings.......................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Operating Characteristics..........................................
Typical Characteristics.......................................... 6
Detailed Description .............................................. 7
9.1 Overview ................................................................... 7
9.2 Functional Block Diagram ......................................... 7
9.3 Feature Description................................................... 7
9.4 Device Functional Modes.......................................... 7
10 Application and Implementation.......................... 8
10.1 General Application................................................. 8
10.2 Typical Application ................................................. 8
11 Power Supply Recommendations ..................... 10
12 Layout................................................................... 11
12.1 Layout Guidelines ................................................. 11
12.2 Layout Example .................................................... 11
13 Device and Documentation Support ................. 12
13.1
13.2
13.3
13.4
Related Links ........................................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
12
12
12
12
14 Mechanical, Packaging, and Orderable
Information ........................................................... 12
5 Revision History
Changes from Revision F (January 2014) to Revision G
•
Added Applications, Device Information table, Pin Functions table, Handling Ratings table, Thermal Information
table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and
Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation
Support section, and Mechanical, Packaging, and Orderable Information section................................................................ 1
Changes from Revision E (May 2004) to Revision F
•
2
Page
Page
Deleted Ordering Information table. ....................................................................................................................................... 1
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
OP07C, OP07D
www.ti.com
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
6 Pin Functions
D OR P PACKAGE
(TOP VIEW)
OFFSET N1
IN−
IN+
VCC−
1
8
2
7
3
6
4
5
OFFSET N2
VCC+
OUT
NC
NC −No internal connection
Pin Functions
PIN
NAME
NO.
TYPE
DESCRIPTION
IN+
3
I
Noninverting input
IN–
2
I
Inverting input
NC
5
—
Do not connect
OFFSET N1
1
I
External input offset voltage adjustment
OFFSET N2
8
I
External input offset voltage adjustment
OUT
6
O
Output
VCC+
7
—
Positive supply
VCC–
4
—
Negative supply
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
3
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
VCC+ (2)
VCC– (2)
VI
Supply voltage
(1)
(2)
(3)
(4)
(5)
MAX
0
22
–22
0
UNIT
V
Differential input voltage (3)
±30
V
Input voltage range (either input) (4)
±22
V
Duration of output short circuit
TJ
MIN
(5)
Unlimited
Operating virtual-junction temperature
150
°C
Lead temperature 1.6 mm (1/16 in) from case for 10 s
260
°C
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltage values, unless otherwise noted, are with respect to the midpoint between VCC+ and VCC−.
Differential voltages are at IN+ with respect to IN−.
The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.
The output may be shorted to ground or to either power supply.
7.2 Handling Ratings
PARAMETER
DEFINITION
MIN
MAX
UNIT
–65
150
°C
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all
pins (1)
0
1000
Charged device model (CDM), per JEDEC specification JESD22C101, all pins (2)
0
1000
TSTG
Storage temperature range
V(ESD)
Electrostatic
Discharge
(1)
(2)
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
VCC+
VCC–
Supply voltage
VIC
Common-mode input voltage
TA
Operating free-air temperature
VCC± = ±15 V
MAX
3
18
–3
–18
–13
13
0
70
UNIT
V
°C
7.4 Thermal Information
THERMAL METRIC (1)
RθJA
(1)
4
Junction-to-ambient thermal resistance
D
P
UNIT
97
85
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
OP07C, OP07D
www.ti.com
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
7.5 Electrical Characteristics
at specified free-air temperature, VCC± = ±15 V (unless otherwise noted) (1)
PARAMETER
TEST CONDITIONS
VIO
Input offset voltage
VO = 0 V
RS = 50 Ω
αVIO
Temperature coefficient
of input offset voltage
VO = 0 V
RS = 50 Ω
Long-term drift of input
offset voltage
See
Offset adjustment range
RS = 20 kΩ,
IIO
Input offset current
αIIO
Temperature coefficient
of input offset current
IIB
Input bias current
αIIB
Temperature coefficient
of input bias current
VICR
Common-mode input
voltage range
TA (2)
Peak output voltage
Large-signal differential
voltage amplification
OP07D
MAX
MIN
TYP
See Figure 2
RL ≥ 2 kΩ
25°C
60
150
85
250
0°C to 70°C
0.5
2.5
±4
25°C
0.8
6
0°C to 70°C
1.6
8
0°C to 70°C
12
50
25°C
±1.8
±12
0°C to 70°C
±2.2
±14
0°C to 70°C
18
50
25°C
±13
±14
±13
±14
±13
±13.5
±13
±13.5
±12
±13
±12
±13
±11.5
±12.8
±11.5
±12.8
±12
VCC = 15 V, VO = 1.4 V to 11.4 V,
RL ≥ 500 kΩ
VO = ±10, RL = 2 kΩ
µV/°C
mV
0°C to 70°C
RL ≥ 1 kΩ
µV
µV/mo
25°C
25°C
UNIT
MAX
0.4
RL ≥ 2 kΩ
AVD
TYP
0°C to 70°C
RL ≥ 10 kΩ
VOM
OP07C
MIN
±11
±12.6
±11
25°C
100
400
25°C
120
400
120
400
pA/°C
nA
pA/°C
V
V
±12
0°C to 70°C
nA
±12.6
400
V/mV
0°C to 70°C
100
400
100
400
B1
Unity-gain bandwidth
25°C
0.4
0.6
0.4
0.6
MHz
ri
Input resistance
25°C
8
33
7
31
MΩ
CMRR
Common-mode
rejection ratio
VIC = ±13 V, RS = 50 Ω
25°C
100
120
94
110
0°C to 70°C
97
120
94
106
kSVS
Supply-voltage sensitivity
(ΔVIO/ΔVCC)
VCC+ = ±3 V to ±18 V, RS = 50 Ω
PD
Power dissipation
(1)
(2)
VO = 0, No load
VCC+ = ±3 V, VO = 0, No load
dB
25°C
7
32
7
32
0°C to 70°C
10
51
10
51
80
150
80
150
4
8
4
8
25°C
µV/V
mW
Because long-term drift cannot be measured on the individual devices prior to shipment, this specification is not intended to be a
warranty. It is an engineering estimate of the averaged trend line of drift versus time over extended periods after the first 30 days of
operation.
All characteristics are measured with zero common-mode input voltage, unless otherwise specified.
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
5
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
7.6 Operating Characteristics
at specified free-air temperature, VCC = 5 V (unless otherwise noted)
Vn
OP07C
TEST CONDITIONS (1)
PARAMETER
Input offset voltage
TYP
f = 10 Hz
10.5
10.5
f = 100 Hz
10.2
10.3
9.8
9.8
f = 0.1 Hz to 10 Hz
0.38
0.38
f = 10 Hz
0.35
0.35
f = 100 Hz
0.15
0.15
f = 1 kHz
0.13
0.13
f = 1 kHz
VN(PP)
In
Peak-to-peak equivalent input noise voltage
Equivalent input noise current
OP07D
TYP
UNIT
nV/√Hz
µV
nV/√Hz
IN(PP)
Peak-to-peak equivalent input noise current
f = 0.1 Hz to 10 Hz
15
15
pA
SR
Slew rate
RL ≥ 2 kΩ
0.3
0.3
V/µs
(1)
All characteristics are measured under open-loop conditions, with zero common-mode input voltage, unless otherwise noted.
8 Typical Characteristics
200
VIO (µV)
150
Low
Mean
High
100
50
0
-50
-50
0
50
T (°C)
100
150
D001
Figure 1. Input-Offset Voltage vs. Temperature
6
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
OP07C, OP07D
www.ti.com
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
9 Detailed Description
9.1 Overview
These devices offer low offset and long-term stability by means of a low-noise, chopperless, bipolar-inputtransistor amplifier circuit. For most applications, external components are not required for offset nulling and
frequency compensation. The true differential input, with a wide input-voltage range and outstanding commonmode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting
applications. Low bias currents and extremely high input impedances are maintained over the entire temperature
range.
These devices are characterized for operation from 0°C to 70°C.
9.2 Functional Block Diagram
VCC+
IN –
OUT
IN+
OFFSET N1
OFFSET N2
VCC –
Component Count
Transistors
Resistors
Diode
Capacitor
22
11
1
1
9.3 Feature Description
9.3.1 Offset-Voltage Null Capability
The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the
differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, currentgain betas (β), collector or emitter resistors, et cetera. The input offset pins allow the designer to adjust for these
mismatches by external circuitry. See the Application and Implementation section for more details on design
techniques.
9.3.2 Slew Rate
The slew rate is the rate at which an operational amplifier can change its output when there is a change on the
input. The OP07 has a 0.3-V/μs slew rate.
9.4 Device Functional Modes
The OP07 is powered on when the supply is connected. It can be operated as a single supply operational
amplifier or dual supply amplifier depending on the application.
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
7
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
10 Application and Implementation
10.1 General Application
The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the
differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, currentgain betas (β), collector or emitter resistors, etc. The input offset pins allow the designer to adjust for these
mismatches by external circuitry. These input mismatches can be adjusted by putting resistors or a potentiometer
between the inputs as shown in Figure 2. A potentiometer can be used to fine tune the circuit during testing or for
applications which require precision offset control. More information about designing using the input-offset pins,
see Nulling Input Offset Voltage of Operational Amplifiers (SLOA045).
20 kΩ
VCC+
OFFSET N1
OFFSET
N2
8
1
IN+
IN−
3
2
+
7
6
OUT
−
4
VCC –
Figure 2. Input Offset-Voltage Null Circuit
10.2 Typical Application
The voltage follower configuration of the operational amplifier is used for applications where a weak signal is
used to drive a relatively high current load. This circuit is also called a buffer amplifier or unity gain amplifier. The
inputs of an operational amplifier have a very high resistance which puts a negligible current load on the voltage
source. The output resistance of the operational amplifier is almost negligible, so it can provide as much current
as necessary to the output load.
10 k
12 V
VOUT
+
VIN
Figure 3. Voltage Follower Schematic
8
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
OP07C, OP07D
www.ti.com
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
Typical Application (continued)
10.2.1 Design Requirements
• Output range of 2 V to 11 V
• Input range of 2 V to 11 V
10.2.2 Detailed Design Procedure
10.2.2.1 Output Voltage Swing
The output voltage of an operational amplifier is limited by its internal circuitry to some level below the supply
rails. For this amplifier, the output voltage swing is within ±12 V, which accommodates the input and output
voltage requirements.
10.2.2.2 Supply and Input Voltage
For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail
voltage or lower than the recommended negative supply rail voltage. The chosen amplifier must be able to
operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to
11 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail, rather than ground, allows the
amplifier to maintain linearity for inputs below 2 V.
10.2.3 Application Curves for Output Characteristics
12
0.4
10
0.3
0.2
IIO (mA)
VOUT (V)
8
6
0.1
0.0
4
±0.1
2
±0.2
0
±0.3
0
2
4
6
8
10
VIN (V)
0
12
2
4
6
8
10
VIN (V)
C001
Figure 4. Output Voltage vs Input Voltage
12
C002
Figure 5. Current Drawn by the Input of the Voltage
Follower (IIO) vs the Input Voltage
3.0
2.5
ICC (mA)
2.0
1.5
1.0
0.5
0.0
0
2
4
6
8
VIN (V)
10
12
C003
Figure 6. Current Drawn from Supply (ICC) vs the Input Voltage
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
9
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
11 Power Supply Recommendations
The OP07 is specified for operation from ±3 to ±18 V; many specifications apply from 0°C to 70°C.
CAUTION
Supply voltages larger than ±22 V can permanently damage the device (see the
Absolute Maximum Ratings).
Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high
impedance power supplies. For more detailed information on bypass capacitor placement, refer to the Layout
Guidelines.
10
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
OP07C, OP07D
www.ti.com
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
12 Layout
12.1 Layout Guidelines
•
•
•
•
•
•
For best operational performance of the device, use good PCB layout practices, including:
Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance
power sources local to the analog circuitry.
– Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as
close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single
supply applications.
Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
methods of noise suppression. On multilayer PCBs, one or more layers are usually devoted to ground planes.
A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to
Circuit Board Layout Techniques, (SLOA089).
To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicularly, as
opposed to in parallel, with the noisy trace.
Place the external components as close to the device as possible. Keeping RF and RG close to the inverting
input minimizes parasitic capacitance, as shown in Layout Example.
Keep the length of input traces as short as possible. Always remember that the input traces are the most
sensitive part of the circuit.
Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce
leakage currents from nearby traces that are at different potentials.
12.2 Layout Example
RIN
VIN
RG
+
VOUT
RF
Figure 7. Operational Amplifier Schematic for Noninverting Configuration
Place components close to
device and to each other to
reduce parasitic errors
Run the input traces as far
away from the supply lines
as possible
RF
OFFSET N1
OFFSET N2
IN1í
VCC+
IN1+
OUT
VCCí
NC
VS+
Use low-ESR, ceramic
bypass capacitor
RG
GND
VIN
RIN
GND
Only needed for
dual-supply
operation
GND
VS(or GND for single supply)
VOUT
Ground (GND) plane on another layer
Figure 8. Operational Amplifier Board Layout for Noninverting Configuration
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
11
OP07C, OP07D
SLOS099G – OCTOBER 1983 – REVISED NOVEMBER 2014
www.ti.com
13 Device and Documentation Support
13.1 Related Links
The table below lists quick access links. Categories include technical documents, support and community
resources, tools and software, and quick access to sample or buy.
Table 1. Related Links
Parts
Product Folder
Sample & Buy
Technical
Documents
Tools & Software
Support &
Community
OP07C
Click here
Click here
Click here
Click here
Click here
OP07D
Click here
Click here
Click here
Click here
Click here
13.2 Trademarks
All trademarks are the property of their respective owners.
13.3 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
13.4 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms and definitions.
14 Mechanical, Packaging, and Orderable Information
The following pages include mechanical packaging and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser based versions of this data sheet, refer to the left hand navigation.
12
Submit Documentation Feedback
Copyright © 1983–2014, Texas Instruments Incorporated
Product Folder Links: OP07C OP07D
PACKAGE OPTION ADDENDUM
www.ti.com
14-Aug-2021
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
(6)
OP-07DP
ACTIVE
PDIP
P
8
50
RoHS & Green
NIPDAU
N / A for Pkg Type
0 to 70
OP-07DP
OP-07DPS
ACTIVE
SO
PS
8
80
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP-07D
OP-07DPSR
ACTIVE
SO
PS
8
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP-07D
OP-07DPSRG4
ACTIVE
SO
PS
8
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP-07D
OP07-W
ACTIVE
WAFERSALE
YS
0
3603
TBD
Call TI
Call TI
OP07CD
ACTIVE
SOIC
D
8
75
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CDE4
ACTIVE
SOIC
D
8
75
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CDG4
ACTIVE
SOIC
D
8
75
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CDR
ACTIVE
SOIC
D
8
2500
RoHS & Green
NIPDAU | SN
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CDRE4
ACTIVE
SOIC
D
8
2500
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CDRG4
ACTIVE
SOIC
D
8
2500
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07C
OP07CP
ACTIVE
PDIP
P
8
50
RoHS & Green
NIPDAU
N / A for Pkg Type
0 to 70
OP07CP
OP07CPE4
ACTIVE
PDIP
P
8
50
RoHS & Green
NIPDAU
N / A for Pkg Type
0 to 70
OP07CP
OP07DD
ACTIVE
SOIC
D
8
75
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07D
OP07DDR
ACTIVE
SOIC
D
8
2500
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07D
OP07DDRE4
ACTIVE
SOIC
D
8
2500
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
0 to 70
OP07D
OP07DP
ACTIVE
PDIP
P
8
50
RoHS & Green
NIPDAU
N / A for Pkg Type
0 to 70
OP07DP
OP07DPE4
ACTIVE
PDIP
P
8
50
RoHS & Green
NIPDAU
N / A for Pkg Type
0 to 70
OP07DP
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
14-Aug-2021
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of