OPA991-Q1, OPA2991-Q1, OPA4991-Q1
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
OPAx991-Q1 Automotive, 40-V Rail-to-Rail Input or Output,
Low Offset Voltage, Low Noise Op Amp
1 Features
3 Description
•
The OPAx991-Q1 family (OPA991-Q1, OPA2991-Q1,
and OPA4991-Q1) is a family of high voltage (40 V)
general purpose operational amplifiers for automotive
application. These devices offer exceptional DC
precision and AC performance, including rail-to-rail
input or output, low offset (±125 µV, typical), low offset
drift (±0.3 µV/°C, typical), low noise (10.8 nV/√Hz and
1.8 µVPP), and 4.5-MHz bandwidth.
•
•
•
•
•
•
•
•
•
•
•
•
•
AEC-Q100 qualified for automotive applications
– Temperature grade 1: –40°C to +125°C, TA
– Device HBM ESD classification level 2A
– Device CDM ESD classification level C6
Low offset voltage: ±125 µV
Low offset voltage drift: ±0.3 µV/°C
Low noise: 10.8 nV/√Hz at 1 kHz
High common-mode rejection: 130 dB
Low bias current: ±10 pA
Rail-to-rail input and output
Wide bandwidth: 4.5 MHz GBW
High slew rate: 21 V/µs
High capacitive load drive: 1 nF
MUX-friendly/comparator inputs
– Amplifier operates with differential inputs up to
supply rail
– Amplifier can be used in open-loop or as
comparator
Low quiescent current: 560 µA per amplifier
Wide supply: ±1.35 V to ±20 V, 2.7 V to 40 V
Robust EMIRR performance
Unique features such as differential and commonmode input-voltage range to the supply rail, high
output current (±75 mA), high slew rate (21 V/µs), and
high capacitive load drive (1 nF) make the OPAx991Q1 a robust, high-performance operational amplifier
for high-voltage automotive applications.
The OPAx991-Q1 family of op amps is available in
standard packages (such as SOT-23, SC70, SOIC,
VSSOP, and TSSOP) and is specified from –40°C to
125°C.
Device Information
PART NUMBER
2 Applications
Optimized for AEC-Q100 grade 1 applications
Infotainment and cluster
Passive safety
Body electronics and lighting
HEV/EV inverter and motor control
On-board (OBC) and wireless charger
Powertrain current sensor
Advanced driver assistance systems (ADAS)
High-side current sensing
OPA2991-Q1
OPA4991-Q1
(1)
Single
Dual
Quad
PACKAGE(1)
PACKAGE SIZE(2)
DBV (SOT-23, 5)
2.9 mm × 2.8 mm
DBV (SOT-23, 6)(3)
2.9 mm × 2.8 mm
DCK (SC70, 5)(3)
2 mm × 2.1 mm
DGK (VSSOP, 8)
3 mm × 4.9 mm
PW (TSSOP, 8)
3 mm × 6.4 mm
D (SOIC, 8)
4.9 mm × 6 mm
DYY (SOT-23, 14)
4.2 mm × 3.26 mm
PW (TSSOP, 14)
5 mm × 6.4 mm
D (SOIC, 14)
8.65 mm × 6 mm
For all available packages, see the orderable addendum at
the end of the data sheet.
The package size (length × width) is a nominal value and
includes pins, where applicable.
This package is preview only.
(2)
(3)
Analog Inputs
REF3140
Bridge Sensor
OPA991-Q1
OPA375
RC Filter
Reference Driver
Gain Network
Gain Network
RC Filter
+
MUX509
Thermocouple
+
OPA991-Q1
Current Sensing
LED
Photo
Detector
Optical Sensor
REF
OPA991-Q1
+
Gain Network
VINP
Antialiasing
Filter
Gain Network
•
•
•
•
•
•
•
•
•
OPA991-Q1
CHANNEL COUNT
High-Voltage Multiplexed Input
High-Voltage Level Translation
ADS8860
VINM
VCM
OPAx991-Q1 in a High-Voltage Signal Chain
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
Table of Contents
1 Features............................................................................1
2 Applications..................................................................... 1
3 Description.......................................................................1
4 Revision History.............................................................. 2
5 Pin Configuration and Functions...................................4
6 Specifications.................................................................. 7
6.1 Absolute Maximum Ratings........................................ 7
6.2 ESD Ratings............................................................... 7
6.3 Recommended Operating Conditions.........................7
6.4 Thermal Information for Single Channel..................... 8
6.5 Thermal Information for Dual Channel........................8
6.6 Thermal Information for Quad Channel...................... 8
6.7 Electrical Characteristics.............................................9
6.8 Typical Characteristics.............................................. 11
7 Detailed Description......................................................18
7.1 Overview................................................................... 18
7.2 Functional Block Diagram......................................... 18
7.3 Feature Description...................................................19
7.4 Device Functional Modes..........................................27
8 Application and Implementation.................................. 28
8.1 Application Information............................................. 28
8.2 Typical Applications.................................................. 28
8.3 Power Supply Recommendations.............................30
8.4 Layout....................................................................... 30
9 Device and Documentation Support............................32
9.1 Device Support......................................................... 32
9.2 Documentation Support............................................ 32
9.3 Receiving Notification of Documentation Updates....32
9.4 Support Resources................................................... 32
9.5 Trademarks............................................................... 32
9.6 Electrostatic Discharge Caution................................33
9.7 Glossary....................................................................33
10 Mechanical, Packaging, and Orderable
Information.................................................................... 33
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision F (June 2023) to Revision G (October 2023)
Page
• Added 5-pin SC70 (DCK) and 6-pin SOT-23 (DBV) information throughout data sheet.................................... 1
Changes from Revision E (April 2023) to Revision F (June 2023)
Page
• Changed the status of the TSSOP (8) package from: preview to: active .......................................................... 1
• Updated the format of the Device Information table........................................................................................... 1
Changes from Revision D (September 2021) to Revision E (April 2023)
Page
• Added the TSSOP (8) package in Package Information table........................................................................... 1
Changes from Revision C (May 2021) to Revision D (September 2021)
Page
• Deleted preview note from SOIC (14) package in Device Information table...................................................... 1
• Deleted preview note from SOT-23 (14) package in Device Information table...................................................1
• Deleted preview note from SOIC (8) package in Device Information table........................................................ 1
• Deleted preview note from SOT-23 (5) package in Device Information table.....................................................1
Changes from Revision B (March 2021) to Revision C (May 2021)
Page
• Deleted preview note from TSSOP (14) package in Device Information table...................................................1
Changes from Revision A (December 2020) to Revision B (March 2021)
Page
• Changed data sheet status from "Advance Information" to "Production Data".................................................. 1
• Deleted preview note from VSSOP (8) package in Device Information table.....................................................1
Changes from Revision * (March 2020) to Revision A (December 2020)
Page
• Updated the numbering format for tables, figures, and cross-references throughout the document................. 1
• Added link to all applications in Applications section..........................................................................................1
• Deleted SOT-23 (8) package from Device Information in the Description section............................................. 1
2
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
•
•
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
Added SOT-23 (14) package to Device Information in the Description section..................................................1
Deleted Table of Graphs from the Specifications section................................................................................. 11
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
3
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
5 Pin Configuration and Functions
OUT
1
V±
2
IN+
3
5
V+
4
IN±
IN+
1
V±
2
IN±
3
Not to scale
5
V+
4
OUT
Not to scale
Figure 5-1. OPA991-Q1 DBV Package,
5-Pin SOT-23
(Top View)
Figure 5-2. OPA991-Q1 DCK Package,
5-Pin SC70
(Top View)
Table 5-1. Pin Functions: OPA991-Q1
PIN
NAME
TYPE(1)
DESCRIPTION
DBV
DCK
IN+
3
1
I
Noninverting input
IN-
4
3
I
Inverting input
OUT
1
4
O
Output
V+
5
5
—
Positive (highest) power supply
V–
2
2
—
Negative (lowest) power supply
(1)
I = input, O = output
OUT
1
6
V+
V–
2
5
SHDN
+IN
3
4
–IN
Not to scale
Figure 5-3. OPA991S-Q1 DBV Package,
6-Pin SOT-23
(Top View)
Table 5-2. Pin Functions: OPA991S-Q1
PIN
NAME
NO.
TYPE1
DESCRIPTION
IN+
3
I
Noninverting input
IN–
4
I
Inverting input
OUT
1
O
Output
SHDN
5
I
Shutdown: low = amplifier enabled, high = amplifier disabled. See Shutdown
section for more information.
V+
6
—
Positive (highest) power supply
V–
2
—
Negative (lowest) power supply
1. I = input, O = output
4
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
OUT1
1
8
V+
IN1±
2
7
OUT2
IN1+
3
6
IN2±
V±
4
5
IN2+
Not to scale
Figure 5-4. OPA2991-Q1 D, PW, and DGK Package,
8-Pin SOIC, TSSOP, and VSSOP
(Top View)
Table 5-3. Pin Functions: OPA2991-Q1
PIN
NAME
TYPE(1)
NO.
DESCRIPTION
IN1+
3
I
Noninverting input, channel 1
IN2+
5
I
Noninverting input, channel 2
IN1–
2
I
Inverting input, channel 1
IN2–
6
I
Inverting input, channel 2
OUT1
1
O
Output, channel 1
OUT2
7
O
Output, channel 2
V+
8
—
Positive (highest) power supply
V–
4
—
Negative (lowest) power supply
(1)
I = input, O = output
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
5
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
OUT1
1
14
OUT4
IN1±
2
13
IN4±
IN1+
3
12
IN4+
V+
4
11
V±
IN2+
5
10
IN3+
IN2±
6
9
IN3±
OUT2
7
8
OUT3
Not to scale
Figure 5-5. OPA4991-Q1 D, DYY, and PW Package,
14-Pin SOIC, SOT-23, and TSSOP
(Top View)
Table 5-4. Pin Functions: OPA4991-Q1
PIN
NAME
TYPE(1)
DESCRIPTION
IN1+
3
I
Noninverting input, channel 1
IN1–
2
I
Inverting input, channel 1
IN2+
5
I
Noninverting input, channel 2
IN2–
6
I
Inverting input, channel 2
IN3+
10
I
Noninverting input, channel 3
IN3–
9
I
Inverting input, channel 3
IN4+
12
I
Noninverting input, channel 4
IN4–
13
I
Inverting input, channel 4
OUT1
1
O
Output, channel 1
OUT2
7
O
Output, channel 2
OUT3
8
O
Output, channel 3
OUT4
14
O
Output, channel 4
V+
4
—
Positive (highest) power supply
V–
11
—
Negative (lowest) power supply
(1)
6
NO.
I = input, O = output
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6 Specifications
6.1 Absolute Maximum Ratings
over operating ambient temperature range (unless otherwise noted) (1)
MIN
MAX
0
42
V
(V–) – 0.5
(V+) + 0.5
V
Supply voltage, VS = (V+) – (V–)
Common-mode voltage
(3)
Differential voltage (3)
Signal input pins
VS + 0.2
Current (3)
–10
Output short-circuit (2)
–55
Junction temperature, TJ
Storage temperature, Tstg
(2)
(3)
V
10
mA
150
°C
150
°C
150
°C
Continuous
Operating ambient temperature, TA
(1)
UNIT
–65
Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply
functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions.
If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully
functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
Short-circuit to ground, one amplifier per package. This device has been designed to limit electrical damage due to excessive output
current, but extended short-circuit current, especially with higher supply voltage, can cause excessive heating and eventual thermal
destruction. See the Thermal Protection section for more information.
Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be
current limited to 10 mA or less.
6.2 ESD Ratings
VALUE
V(ESD)
(1)
Human-body model (HBM), per AEC
Electrostatic discharge
Q100-002(1)
UNIT
±2000
Charged-device model (CDM), per AEC Q100-011
V
±1000
AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
6.3 Recommended Operating Conditions
over operating ambient temperature range (unless otherwise noted)
MIN
MAX
2.7
40
UNIT
V
(V–) – 0.1
(V+) + 0.1
V
(V–) + 1.1
(V–) + 20(1)
V
VS
Supply voltage, (V+) – (V–)
VI
Input voltage range
VIH
High level input voltage at shutdown pin (amplifier disabled)
VIL
Low level input voltage at shutdown pin (amplifier enabled)
(V–)
(V-) + 0.2
V
TA
Specified ambient temperature
–40
125
°C
(1)
Cannot exceed V+.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
7
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.4 Thermal Information for Single Channel
OPA991-Q1
DCK
(SC70)
THERMAL METRIC (1)
DBV
(SOT-23)
UNIT
5 PINS
6 PINS
5 PINS
RθJA
Junction-to-ambient thermal resistance
202.6
167.8
187.4
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
101.5
107.9
86.2
°C/W
RθJB
Junction-to-board thermal resistance
47.8
49.7
54.6
°C/W
ψJT
Junction-to-top characterization parameter
18.8
33.9
27.8
°C/W
ψJB
Junction-to-board characterization parameter
47.4
49.5
54.3
°C/W
RθJC(bot)
Junction-to-case (bottom) thermal resistance
N/A
N/A
N/A
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
6.5 Thermal Information for Dual Channel
OPA2991-Q1
THERMAL METRIC (1)
D
(SOIC)
PW
(TSSOP)
DGK
(VSSOP)
UNIT
8 PINS
8 PINS
8 PINS
RθJA
Junction-to-ambient thermal resistance
132.6
185.1
176.5
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
73.4
74.0
68.1
°C/W
RθJB
Junction-to-board thermal resistance
76.1
115.7
98.2
°C/W
ψJT
Junction-to-top characterization parameter
24.0
12.3
12.0
°C/W
ψJB
Junction-to-board characterization parameter
75.4
114.0
96.7
°C/W
RθJC(bot)
Junction-to-case (bottom) thermal resistance
N/A
N/A
N/A
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
6.6 Thermal Information for Quad Channel
OPA4991-Q1
THERMAL METRIC (1)
PW
(TSSOP)
DYY
(SOT-23)
UNIT
14 PINS
14 PINS
14 PINS
RθJA
Junction-to-ambient thermal resistance
101.4
118.0
110.7
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
57.6
47.6
55.9
°C/W
RθJB
Junction-to-board thermal resistance
57.3
60.9
35.3
°C/W
ψJT
Junction-to-top characterization parameter
18.5
6.0
2.3
°C/W
ψJB
Junction-to-board characterization parameter
56.9
60.4
35.1
°C/W
RθJC(bot)
Junction-to-case (bottom) thermal resistance
N/A
N/A
N/A
°C/W
(1)
8
D
(SOIC)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.7 Electrical Characteristics
For VS = (V+) – (V–) = 2.7 V to 40 V (±1.35 V to ±20 V) at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and
VO UT = VS / 2, unless otherwise noted.
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
±125
±895
UNIT
OFFSET VOLTAGE
VOS
Input offset voltage
dVOS/dT
Input offset voltage drift
PSRR
VCM = V–
TA = –40°C to 125°C
±925
TA = –40°C to 125°C
Input offset voltage
versus power supply
VCM = V–, VS = 4 V to 40 V
Channel separation
f = 0 Hz
VCM = V–, VS = 2.7 V to 40 V(3)
±0.3
TA = –40°C to 125°C
µV
µV/℃
±0.3
±1
±1
±5
5
µV/V
µV/V
INPUT BIAS CURRENT
IB
Input bias current
±10
pA
IOS
Input offset current
±10
pA
NOISE
1.8
µVPP
0.3
µVRMS
EN
Input voltage noise
f = 0.1 Hz to 10 Hz
eN
Input voltage noise
density
f = 1 kHz
10.8
f = 10 kHz
9.4
iN
Input current noise
f = 1 kHz
82
nV/√Hz
fA/√Hz
INPUT VOLTAGE RANGE
VCM
Common-mode voltage
range
(V–) – 0.1
VS = 40 V, (V–) – 0.1 V < VCM < (V+)
– 2 V (Main input pair)
CMRR
VS = 4 V, (V–) – 0.1 V < VCM < (V+) –
Common-mode rejection 2 V (Main input pair)
TA = –40°C to 125°C
ratio
VS = 2.7 V, (V–) – 0.1 V < VCM < (V+)
(3)
– 2 V (Main input pair)
(V+) + 0.1
107
130
82
100
75
95
V
dB
VS = 2.7 V to 40 V, (V+) – 1 V < VCM
< (V+) + 0.1 V (Aux input pair)
85
INPUT CAPACITANCE
ZID
Differential
ZICM
Common-mode
100 || 9
MΩ || pF
6 || 1
TΩ || pF
OPEN-LOOP GAIN
VS = 40 V, VCM = V–
(V–) + 0.1 V < VO < (V+) – 0.1 V
AOL
Open-loop voltage gain
120
TA = –40°C to 125°C
142
104
VS = 4 V, VCM = V–
(V–) + 0.1 V < VO < (V+) – 0.1 V
TA = –40°C to 125°C
VS = 2.7 V, VCM = V–
(V–) + 0.1 V < VO < (V+) – 0.1 V(3)
TA = –40°C to 125°C
145
130
125
101
dB
120
118
FREQUENCY RESPONSE
GBW
Gain-bandwidth product
SR
Slew rate
tS
Settling time
4.5
MHz
VS = 40 V, G = +1, CL = 20 pF
21
V/µs
To 0.01%, VS = 40 V, VSTEP = 10 V , G = +1, CL = 20 pF
2.5
To 0.01%, VS = 40 V, VSTEP = 2 V , G = +1, CL = 20 pF
1.5
To 0.1%, VS = 40 V, VSTEP = 10 V , G = +1, CL = 20 pF
2
To 0.1%, VS = 40 V, VSTEP = 2 V , G = +1, CL = 20 pF
THD+N
Phase margin
G = +1, RL = 10 kΩ, CL = 20 pF
Overload recovery time
VIN × gain > VS
Total harmonic distortion
+ noise (1)
VS = 40 V, VO = 3 VRMS, G = 1, f = 1 kHz
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
µs
1
60
°
400
ns
0.00021%
Submit Document Feedback
9
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.7 Electrical Characteristics (continued)
For VS = (V+) – (V–) = 2.7 V to 40 V (±1.35 V to ±20 V) at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and
VO UT = VS / 2, unless otherwise noted.
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
5
10
UNIT
OUTPUT
VS = 40 V, RL = no load(3)
Voltage output swing
from rail
Positive and negative rail headroom
VS = 40 V, RL = 10 kΩ
50
55
VS = 40 V, RL = 2 kΩ
200
250
VS = 2.7 V, RL = no load(3)
1
6
VS = 2.7 V, RL = 10 kΩ
5
12
25
40
VS = 2.7 V, RL = 2 kΩ
mV
ISC
Short-circuit current
±75
mA
CLOAD
Capacitive load drive
1000
pF
ZO
Open-loop output
impedance
f = 1 MHz, IO = 0 A
525
Ω
VCM = V–, IO = 0 A
560
685
VCM = V–, IO = 0 A, (OPA991-Q1)
560
691
POWER SUPPLY
Quiescent current per
amplifier
IQ
VCM = V–, IO = 0 A
VCM = V–, IO = 0 A, (OPA991-Q1)
750
TA = –40°C to 125°C
µA
769
SHUTDOWN
IQSD
Quiescent current per
amplifier
ZSHDN
Output impedance during
VS = 2.7 V to 40 V, amplifier disabled, SHDN = V- + 2V
shutdown
VIH
Logic high threshold
voltage (amplifier
disabled)
For valid input high, the SHDN pin voltage should be greater than
the maximum threshold but less than or equal to (V–) + 20 V
(V–) + 0.8
VIL
Logic low threshold
voltage (amplifier
enabled)
For valid input low, the SHDN pin voltage should be less than the
minimum threshold but greater than or equal to V–
(V–) + 0.2 (V–) + 0.8
V
tON
Amplifier enable time (full
G = +1, VCM = V-, VO = 0.1 × VS/2
shutdown) (2)
8
µs
tOFF
Amplifier disable time (2)
VCM = V-, VO = VS/2
3
µs
SHDN pin input bias
current (per pin)
VS = 2.7 V to 40 V, (V-) +20 V ≥ SHDN ≥ (V–) + 0.9 V
500
VS = 2.7 V to 40 V, (V–) ≤ SHDN ≤ (V–) + 0.7 V
150
(1)
(2)
(3)
10
VS = 2.7 V to 40 V, all amplifiers disabled, SHDN = V– + 2 V
30
45
320 || 2
G = +1, VCM = V-, VO =
0.1 × VS/2
µA
MΩ || pF
(V–) + 1.1
V
nA
Third-order filter; bandwidth = 80 kHz at –3 dB.
Disable time (tOFF) and enable time (tON) are defined as the time interval between the 50% point of the signal applied to the SHDN pin
and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.
Specified by characterization only.
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
50
33
30
27
40
Population (%)
Population (%)
24
21
18
15
12
30
20
9
10
6
D001
Offset Voltage (µV)
900
400
700
300
500
300
100
-100
-300
0.8
0.7
0.6
0.5
100
0
-100
-500
-200
-700
-300
-20
0
20
40
60
80
Temperature (°C)
100
120
-400
-40
140
-20
0
D004
20
40
60
80
Temperature (°C)
VCM = V+
600
600
400
400
Offset Voltage (µV)
800
200
0
-200
-200
-600
-600
0
VCM
5
D003
0
-400
-5
140
200
-400
-10
120
Figure 6-4. Offset Voltage vs Temperature
800
-15
100
VCM = V–
Figure 6-3. Offset Voltage vs Temperature
Offset Voltage (µV)
0.4
200
Offset Voltage (µV)
Offset Voltage (µV)
0.3
Distribution from 60 amplifiers
Figure 6-2. Offset Voltage Drift Distribution
Figure 6-1. Offset Voltage Production Distribution
-800
-20
D002
Offset Voltage Drift (µV/C)
Distribution from 15462 amplifiers, TA = 25°C
-900
-40
0.2
600
480
360
240
120
0
-120
-240
-360
-480
-600
0.1
0
0
0
3
10
15
20
-800
16
16.5
17
17.5
D005
TA = 25°C
Figure 6-5. Offset Voltage vs Common-Mode Voltage
18
VCM
18.5
19
19.5
20
D005
TA = 25°C
Figure 6-6. Offset Voltage vs Common-Mode Voltage (Transition
Region)
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
11
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
800
800
600
600
400
400
Offset Voltage (µV)
200
0
-200
200
0
-200
-400
-400
-600
-600
-800
-20
-15
-10
-5
0
VCM
5
10
15
-800
-20
20
-15
-10
-5
D006
TA = 125°C
5
10
15
20
D007
TA = –40°C
Figure 6-7. Offset Voltage vs Common-Mode Voltage
Figure 6-8. Offset Voltage vs Common-Mode Voltage
600
100
500
90
400
80
200
Gain (dB) 175
Phase ( )
150
300
70
125
200
60
100
50
75
40
50
30
25
-200
20
0
-300
10
-25
-400
0
-50
-500
-10
-75
-600
-20
100
Gain (dB)
Offset Voltage (µV)
0
VCM
100
0
-100
0
5
10
15
20
25
30
Supply Voltage (V)
35
40
45
1k
10k
100k
Frequency (Hz)
D008
Phase ( )
Offset Voltage (µV)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
-100
10M
1M
C002
CL = 20 pF
Figure 6-9. Offset Voltage vs Power Supply
Figure 6-10. Open-Loop Gain and Phase vs Frequency
80
6
Closed-Loop Gain (dB)
60
50
Input Bias and Offset Current (pA)
G= 1
G=1
G = 10
G = 100
G = 1000
70
40
30
20
10
0
-10
-20
100
1k
10k
100k
Frequency (Hz)
1M
12
Submit Document Feedback
3
1.5
0
-1.5
-3
-4.5
IB
IB+
IOS
-6
-7.5
-20
10M
Figure 6-11. Closed-Loop Gain vs Frequency
4.5
-16
-12
-8
-4
0
4
8
Common Mode Voltage (V)
C001
12
16
20
D010
Figure 6-12. Input Bias Current vs Common-Mode Voltage
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
V+
IB
IB+
IOS
125
100
V+
75
Output Voltage (V)
Input Bias and Offset Current (pA)
150
50
25
0
-25
V+
2V
V+
3V
V+
4V
V+
5V
V+
6V
V+
7V
-50
V+
8V
-75
V+
9V
-100
-40
V+
-20
0
20
40
60
80
Temperature (°C)
100
120
-40°C
25°C
125°C
10 V
140
0
10
20
D011
Figure 6-13. Input Bias Current vs Temperature
30
40
50
60
70
Output Current (mA)
80
90
100
D012
Figure 6-14. Output Voltage Swing vs Output Current (Sourcing)
135
V +8V
-40°C
25°C
125°C
V +7V
CMRR
PSRR+
PSRR
120
CMRR and PSRR (dB)
V +6V
Output Voltage (V)
1V
V +5V
V +4V
V +3V
V +2V
V +1V
105
90
75
60
45
30
15
V
0
10
20
30
40
50
60
70
Output Current (mA)
80
90
0
100
100
1k
10k
100k
Frequency (Hz)
D012
Figure 6-15. Output Voltage Swing vs Output Current (Sinking)
1M
10M
C003
.
Figure 6-16. CMRR and PSRR vs Frequency
170
130
Power Supply Rejection Ratio (dB)
Common-Mode Rejection Ratio (dB)
135
125
120
115
110
PMOS (VCM
NMOS (VCM
V+
V+
1.5 V)
1.5 V)
105
100
95
90
85
-40
-20
0
20
40
60
80
Temperature (°C)
100
120
140
D015
165
160
155
150
145
140
-40
-20
0
20
40
60
80
Temperature (°C)
f = 0 Hz
Figure 6-17. CMRR vs Temperature (dB)
100
120
140
D016
f = 0 Hz
Figure 6-18. PSRR vs Temperature (dB)
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
13
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
Input Voltage Noise Spectral Density (nV/ Hz)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
1
0.8
Amplitude (uV)
0.6
0.4
0.2
0
-0.2
-0.4
-0.6
-0.8
-1
200
100
10
1
1
Time (1s/div)
10
C019
-32
100k
C017
-32
RL = 10 k
RL = 2 k
RL = 604
RL = 128
-40
-48
RL = 128
RL = 604
RL = 2 k
RL = 10 k
-40
-48
-56
THD+N (dB)
-56
THD+N (dB)
10k
Figure 6-20. Input Voltage Noise Spectral Density vs Frequency
Figure 6-19. 0.1-Hz to 10-Hz Noise
-64
-72
-80
-64
-72
-80
-88
-88
-96
-96
-104
-104
-112
0.001
-112
100
1k
Frequency (Hz)
10k
0.01
C012
BW = 80 kHz, VOUT = 1 VRMS
675
560
650
Quiescent current (µA)
700
570
550
540
530
520
510
575
550
525
500
475
480
12
16
20
24
28
Supply Voltage (V)
C023
600
490
8
10 20
625
500
4
1
Figure 6-22. THD+N vs Output Amplitude
580
0
0.1
Amplitude (Vrms)
BW = 80 kHz, f = 1 kHz
Figure 6-21. THD+N Ratio vs Frequency
Quiescent current (µA)
100
1k
Frequency (Hz)
32
36
40
D021
450
-40
-20
0
20
40
60
80
Temperature (°C)
100
120
140
D022
VCM = V–
Figure 6-23. Quiescent Current vs Supply Voltage
14
Submit Document Feedback
Figure 6-24. Quiescent Current vs Temperature
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
140
700
135
130
125
120
115
-40
-20
0
20
40
60
80
Temperature (°C)
100
120
650
Open-loop output impedance (ohms)
Open Loop Voltage Gain (dB)
VS = 4 V
VS = 40 V
600
550
500
450
400
350
300
250
200
150
100
140
D023
Figure 6-25. Open-Loop Voltage Gain vs Temperature (dB)
1k
10k
100k
Frequency (Hz)
1M
10M
C013
Figure 6-26. Open-Loop Output Impedance vs Frequency
80
60
70
50
Overshoot (%)
Overshoot (%)
60
40
30
20
40
30
20
RISO = 0 , Positive Overshoot
RISO = 0 , Negative Overshoot
RISO = 50 , Positive Overshoot
RISO = 50 , Negative Overshoot
10
50
RISO = 0 , Positive Overshoot
RISO = 0 , Negative Overshoot
RISO = 50 , Positive Overshoot
RISO = 50 , Negative Overshoot
10
0
0
0
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Cap Load (pF)
C007
0
G = –1, 10-mV output step
Figure 6-27. Small-Signal Overshoot vs Capacitive Load
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Cap Load (pF)
C008
G = 1, 10-mV output step
Figure 6-28. Small-Signal Overshoot vs Capacitive Load
60
Input
Output
Amplitude (4V/div)
Phase Margin (Degree)
50
40
30
20
10
0
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Cap Load (pF)
C009
Time (20us/div)
C016
VIN = ±20 V; VS = VOUT = ±17 V
Figure 6-29. Phase Margin vs Capacitive Load
Figure 6-30. No Phase Reversal
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
15
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
Voltage (5V/div)
Input
Output
Voltage (5V/div)
Input
Output
Time (100ns/div)
Time (100ns/div)
C018
C018
G = –10
G = –10
Figure 6-31. Positive Overload Recovery
Figure 6-32. Negative Overload Recovery
Amplitude (5mV/div)
Amplitude (5mV/div)
Input
Output
Input
Output
Time (1µs/div)
Time (300ns/div)
C011
C010
CL = 20 pF, G = -1, 20-mV step response
CL = 20 pF, G = 1, 20-mV step response
Figure 6-34. Small-Signal Step Response
Figure 6-33. Small-Signal Step Response, Rising
Amplitude (2V/div)
Amplitude (2V/div)
Input
Output
Input
Output
Time (300ns/div)
Time (300ns/div)
C005
CL = 20 pF, G = 1
Figure 6-35. Large-Signal Step Response (Rising)
16
Submit Document Feedback
C005
CL = 20 pF, G = 1
Figure 6-36. Large-Signal Step Response (Falling)
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
6.8 Typical Characteristics (continued)
at TA = 25°C, VS = ±20 V, VCM = VS / 2, RLOAD = 10 kΩ connected to VS / 2, and CL = 10 pF (unless otherwise noted)
Large Signal Step Response (2V/div)
100
80
60
Output Current (mA)
Input
Output
40
20
Sourcing
Sinking
0
-20
-40
-60
-80
-100
-40
Time (2µs/div)
-20
0
C021
20
40
60
80
Temperature (°C)
100
120
140
D014
CL = 20 pF, G = –1
Figure 6-38. Short-Circuit Current vs Temperature
Figure 6-37. Large-Signal Step Response
45
-50
VS = 40 V
VS = 30 V
VS = 15 V
VS = 2.7 V
35
-60
Channel Seperation (dB)
Maximum Output Swing (V)
40
30
25
20
15
10
-80
-90
-100
-110
-120
5
0
1k
-70
10k
100k
Frequency (Hz)
1M
-130
100
10M
1k
C020
Figure 6-39. Maximum Output Voltage vs Frequency
10k
100k
Frequency (Hz)
1M
10M
C014
Figure 6-40. Channel Separation vs Frequency
110
100
Gain(dB)
90
80
70
60
50
40
1M
10M
100M
Frequency (Hz)
1G
C004
Figure 6-41. EMIRR (Electromagnetic Interference Rejection Ratio) at Inputs vs Frequency
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
17
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7 Detailed Description
7.1 Overview
The OPAx991-Q1 family (OPA991-Q1, OPA2991-Q1, and OPA4991-Q1) is a new generation of 40-V general
purpose operational amplifiers.
These devices offer excellent DC precision and AC performance, including rail-to-rail input or output, low offset
(±125 µV, typical), low offset drift (±0.3 µV/°C, typical), and 4.5-MHz bandwidth.
Unique features such as differential and common-mode input-voltage range to the supply rail, high output
current (±75 mA), high slew rate (21 V/µs), and shutdown functionality make the OPAx991-Q1 a robust, highperformance operational amplifier for high-voltage automotive applications.
7.2 Functional Block Diagram
+
NCH Input
Stage
±
IN+
40-V
Differential
MUX-Friendly
Front End
+
Slew
Boost
Output
Stage
Shutdown
Circuitry
OUT
±
IN-
+
PCH Input
Stage
±
18
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7.3 Feature Description
7.3.1 Input Protection Circuitry
The OPAx991-Q1 uses a unique input architecture to eliminate the requirement for input protection diodes
but still provides robust input protection under transient conditions. Figure 7-1 shows conventional input diode
protection schemes that are activated by fast transient step responses and introduce signal distortion and
settling time delays because of alternate current paths, as shown in Figure 7-2. For low-gain circuits, these
fast-ramping input signals forward-bias back-to-back diodes, causing an increase in input current and resulting in
extended settling time.
V+
V+
VIN+
VIN+
VOUT
OPAx991-Q1
40 V
VOUT
~0.7 V
VIN
VIN
V
OPAx991-Q1 Provides Full 40-V
Differential Input Range
V
Conventional Input Protection
Limits Differential Input Range
Figure 7-1. OPAx991-Q1 Input Protection Does Not Limit Differential Input Capability
Vn = 10 V
RFILT
10 V
1
Ron_mux
Sn
1
D
10 V
CFILT
2
~±9.3 V
CS
CD
Vn+1 = ±10 V RFILT
±10 V
Ron_mux
Sn+1
VIN±
2
~0.7 V
CFILT
CS
VOUT
Idiode_transient
±10 V
Input Low-Pass Filter
VIN+
Buffer Amplifier
Simplified Mux Model
Figure 7-2. Back-to-Back Diodes Create Settling Issues
The OPAx991-Q1 family of operational amplifiers provides a true high-impedance differential input capability
for high-voltage applications using a patented input protection architecture that does not introduce additional
signal distortion or delayed settling time, making the device an optimal op amp for multichannel, high-switched,
input applications. The OPAx991-Q1 tolerates a maximum differential swing (voltage between inverting and
non-inverting pins of the op amp) of up to 40 V, making the device suitable for use as a comparator or in
applications with fast-ramping input signals such as data-acquisition systems; see the TI TechNote MUX-Friendly
Precision Operational Amplifiers for more information.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
19
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7.3.2 EMI Rejection
The OPAx991-Q1 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from
sources such as wireless communications and densely-populated boards with a mix of analog signal chain and
digital components. EMI immunity can be improved with circuit design techniques; the OPAx991-Q1 benefits
from these design improvements. Texas Instruments has developed the ability to accurately measure and
quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6
GHz. Figure 7-3 shows the results of this testing on the OPAx991-Q1. Table 7-1 lists the EMIRR IN+ values for
the OPAx991-Q1 at particular frequencies commonly encountered in real-world applications.
The EMI Rejection Ratio of Operational Amplifiers application report contains detailed information on the topic of
EMIRR performance as it relates to op amps and is available for download from www.ti.com.
110
100
Gain(dB)
90
80
70
60
50
40
1M
10M
100M
Frequency (Hz)
1G
C004
Figure 7-3. EMIRR Testing
Table 7-1. OPAx991-Q1 EMIRR IN+ for Frequencies of Interest
FREQUENCY
EMIRR IN+
400 MHz
73.2 dB
900 MHz
Global system for mobile communications (GSM) applications, radio communication, navigation,
GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications
82.5 dB
1.8 GHz
GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)
89.7 dB
Bluetooth®,
2.4 GHz
802.11b, 802.11g, 802.11n,
mobile personal communications, industrial, scientific and
medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz)
93.9 dB
3.6 GHz
Radiolocation, aero communication and navigation, satellite, mobile, S-band
95.7 dB
802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite
operation, C-band (4 GHz to 8 GHz)
98.0 dB
5 GHz
20
APPLICATION OR ALLOCATION
Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF)
applications
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7.3.3 Thermal Protection
VOUT
The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This
phenomenon is called self heating. The absolute maximum junction temperature of the OPAx991-Q1 is 150°C.
Exceeding this temperature causes damage to the device. The OPAx991-Q1 has a thermal protection feature
that reduces damage from self heating. The protection works by monitoring the temperature of the device and
turning off the op amp output drive for temperatures above 170°C. Figure 7-4 shows an application example for
the OPAx991-Q1 that has significant self heating because of its power dissipation (0.81 W). Thermal calculations
indicate that for an ambient temperature of 65°C, the device junction temperature will reach 177°C. The actual
device, however, turns off the output drive to recover towards a safe junction temperature. Figure 7-4 shows how
the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so the output
is 3 V. When self heating causes the device junction temperature to increase above the internal limit, the thermal
protection forces the output to a high-impedance state and the output is pulled to ground through resistor RL.
If the condition that caused excessive power dissipation is not removed, the amplifier will oscillate between a
shutdown and enabled state until the output fault is corrected.
3V
TA = 65°C
PD = 0.81W
JA = 138.7°C/W
0V
TJ = 138.7°C/W × 0.81W + 65°C
TJ = 177.3°C (expected)
30 V
IOUT = 30 mA
+
–
VIN
3V
+
RL
3V
100 –
Temperature
OPA991-Q1
170ºC
Figure 7-4. Thermal Protection
If the device continues to operate at high junction temperatures with high output power over a long period of
time, regardless if the device is or is not entering thermal shutdown, the thermal dissipation of the device can
slowly degrade performance of the device and eventually cause catastrophic destruction. Designers should be
careful to limit output power of the device at high temperatures, or control ambient and junction temperatures
under high output power conditions.
7.3.4 Capacitive Load and Stability
The OPAx991-Q1 features a resistive output stage capable of driving moderate capacitive loads, and by
leveraging an isolation resistor, the device can easily be configured to drive large capacitive loads. Increasing
the gain enhances the ability of the amplifier to drive greater capacitive loads; see Figure 7-5 and Figure 7-6.
The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider
when establishing whether an amplifier will be stable in operation.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
21
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
80
60
70
50
Overshoot (%)
Overshoot (%)
60
50
40
30
20
RISO = 0 , Positive Overshoot
RISO = 0 , Negative Overshoot
RISO = 50 , Positive Overshoot
RISO = 50 , Negative Overshoot
10
40
30
20
RISO = 0 , Positive Overshoot
RISO = 0 , Negative Overshoot
RISO = 50 , Positive Overshoot
RISO = 50 , Negative Overshoot
10
0
0
0
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Cap Load (pF)
C008
0
Figure 7-5. Small-Signal Overshoot vs Capacitive
Load (10-mV Output Step, G = 1)
500 1000 1500 2000 2500 3000 3500 4000 4500 5000
Cap Load (pF)
C007
Figure 7-6. Small-Signal Overshoot vs Capacitive
Load (10-mV Output Step, G = –1)
For additional drive capability in unity-gain configurations, improve capacitive load drive by inserting a small
resistor, RISO, in series with the output, as shown in Figure 7-7. This resistor significantly reduces ringing
and maintains DC performance for purely capacitive loads. However, if a resistive load is in parallel with the
capacitive load, then a voltage divider is created, thus introducing a gain error at the output and slightly reducing
the output swing. The error introduced is proportional to the ratio RISO / RL, and is generally negligible at low
output levels. A high capacitive load drive makes the OPAx991-Q1 well suited for applications such as reference
buffers, MOSFET gate drives, and cable-shield drives. The circuit shown in Figure 7-7 uses an isolation resistor,
RISO, to stabilize the output of an op amp. RISO modifies the open-loop gain of the system for increased phase
margin.
+Vs
Vout
Riso
+
Vin
+
±
Cload
-Vs
Figure 7-7. Extending Capacitive Load Drive With the OPAx991-Q1
22
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7.3.5 Common-Mode Voltage Range
The OPAx991-Q1 is a 40-V, true rail-to-rail input operational amplifier with an input common-mode range that
extends 100 mV beyond either supply rail. This wide range is achieved with paralleled complementary N-channel
and P-channel differential input pairs, as shown in Figure 7-8. The N-channel pair is active for input voltages
close to the positive rail, typically (V+) – 1 V to 100 mV above the positive supply. The P-channel pair is active
for inputs from 100 mV below the negative supply to approximately (V+) – 2 V. There is a small transition region,
typically (V+) – 2 V to (V+) – 1 V in which both input pairs are on. This transition region can vary modestly with
process variation, and within this region PSRR, CMRR, offset voltage, offset drift, noise, and THD performance
may be degraded compared to operation outside this region.
Figure 6-5 shows this transition region for a typical device in terms of input voltage offset in more detail.
For more information on common-mode voltage range and PMOS/NMOS pair interaction, see Op Amps With
Complementary-Pair Input Stages application note.
V+
INPMOS
PMOS
NMOS
IN+
NMOS
V-
Figure 7-8. Rail-to-Rail Input Stage
7.3.6 Phase Reversal Protection
The OPAx991-Q1 family has internal phase-reversal protection. Many op amps exhibit phase reversal when the
input is driven beyond its linear common-mode range. This condition is most often encountered in non-inverting
circuits when the input is driven beyond the specified common-mode voltage range, causing the output to
reverse into the opposite rail. The OPAx991-Q1 is a rail-to-rail input op amp; therefore, the common-mode range
can extend beyond the rails. Input signals beyond the rails do not cause phase reversal; instead, the output
limits into the appropriate rail. This performance is shown in Figure 7-9. For more information on phase reversal,
see Op Amps With Complementary-Pair Input Stages application note.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
23
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
Amplitude (4V/div)
Input
Output
Time (20us/div)
C016
Figure 7-9. No Phase Reversal
7.3.7 Electrical Overstress
Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress
(EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even
the output pin. Each of these different pin functions have electrical stress limits determined by the voltage
breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to
the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them
from accidental ESD events both before and during product assembly.
Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is
helpful. Figure 7-10 shows an illustration of the ESD circuits contained in the OPAx991-Q1 (indicated by the
dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the
input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption
device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to
remain inactive during normal circuit operation.
24
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
TVS
+
–
RF
+VS
VDD
R1
RS
IN–
100
IN+
100
OPAx991-Q1
–
+
Power-Supply
ESD Cell
ID
VIN
RL
+
–
VSS
+
–
–VS
TVS
Figure 7-10. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application
An ESD event is very short in duration and very high voltage (for example; 1 kV, 100 ns), whereas an EOS event
is long duration and lower voltage (for example; 50 V, 100 ms). The ESD diodes are designed for out-of-circuit
ESD protection (that is, during assembly, test, and storage of the device before being soldered to the PCB).
During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit
(labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level.
Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if
activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by
turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting
resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
25
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
7.3.8 Overload Recovery
Overload recovery is defined as the time required for the op amp output to recover from a saturated state to
a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds
the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the
saturation region, the charge carriers in the output devices require time to return back to the linear state. After
the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the
propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time.
The overload recovery time for the OPAx991-Q1 is approximately 400 ns.
7.3.9 Typical Specifications and Distributions
Designers often have questions about a typical specification of an amplifier to design a more robust circuit. Due
to natural variation in process technology and manufacturing procedures, every specification of an amplifier will
exhibit some amount of deviation from the ideal value, like an amplifier's input offset voltage. These deviations
often follow Gaussian (bell curve), or normal distributions, and circuit designers can leverage this information
to guard band their system, even when there is not a minimum or maximum specification in the Electrical
Characteristics table.
0.00002% 0.00312% 0.13185%
1
-61
1
-51
1
-41
2.145% 13.59% 34.13% 34.13% 13.59% 2.145%
1
-31
1
-21
1
-1
1
1
+1
0.13185% 0.00312% 0.00002%
1
1
1
1
+21 +31 +41 +51 +61
Figure 7-11. Ideal Gaussian Distribution
Figure 7-11 shows an example distribution, where µ, or mu, is the mean of the distribution, and where σ,
or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution,
approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or
one sigma, of the mean (from µ – σ to µ + σ).
Depending on the specification, values listed in the typical column of the Electrical Characteristics table are
represented in different ways. As a general rule, if a specification naturally has a nonzero mean (for example,
like gain bandwidth), then the typical value is equal to the mean (µ). However, if a specification naturally has a
mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation
(µ + σ) to most accurately represent the typical value.
26
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
This chart can be used to calculate the approximate probability of a specification in a unit; for example, for
OPAx991-Q1, the typical input voltage offset is 125 µV, so 68.2% of all OPAx991-Q1 devices are expected to
have an offset from –125 µV to 125 µV. At 4 σ (±500 µV), 99.9937% of the distribution has an offset voltage less
than ±500 µV, which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in
15,873 units.
Specifications with a value in the minimum or maximum column are assured by TI, and units outside these limits
will be removed from production material. For example, the OPAx991-Q1 family has a maximum offset voltage of
895 µV at 25°C, and even though this corresponds to more than 5 σ (≈1 in 1.7 million units), which is extremely
unlikely, TI assures that any unit with larger offset than 895 µV will be removed from production material.
For specifications with no value in the minimum or maximum column, consider selecting a sigma value of
sufficient guard band for the application, and design worst-case conditions using this value. For example, the
6-σ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and could be an
option as a wide guard band to design a system around. In this case, the OPAx991-Q1 family does not have a
maximum or minimum for offset voltage drift, but based on Figure 6-2 and the typical value of 0.3 µV/°C in the
Electrical Characteristics table, it can be calculated that the 6-σ value for offset voltage drift is about 1.8 µV/°C.
When designing for worst-case system conditions, this value can be used to estimate the worst possible offset
across temperature without having an actual minimum or maximum value.
However, process variation and adjustments over time can shift typical means and standard deviations, and
unless there is a value in the minimum or maximum specification column, TI cannot assure the performance of a
device. This information should be used only to estimate the performance of a device.
7.3.10 Shutdown
The OPAx991S-Q1 devices feature one or more shutdown pins (SHDN) that disable the op amp, placing it into a
low-power standby mode. In this mode, the op amp typically consumes about 30 µA. The SHDN pins are active
high, meaning that shutdown mode is enabled when the input to the SHDN pin is a valid logic high. The amplifier
is enabled when the input to the SHDN pin is a valid logic low.
The SHDN pins are referenced to the negative supply rail of the op amp. The threshold of the shutdown feature
lies around 800 mV (typical) and does not change with respect to the supply voltage. Hysteresis has been
included in the switching threshold for smooth switching characteristics. For optimal shutdown behavior, the
SHDN pins should be driven with valid logic signals. A valid logic low is defined as a voltage between V– and
V– + 0.2 V. A valid logic high is defined as a voltage between V– + 1.1 V and V– + 20 V or V+, whichever is
lower. The shutdown pin circuitry includes a pull-down resistor, which will inherently pull the voltage of the pin to
the negative supply rail if not driven. Thus, to enable the amplifier, the SHDN pins should either be left floating
or driven to a valid logic low. To disable the amplifier, the SHDN pins must be driven to a valid logic high. The
maximum voltage allowed at the SHDN pins is V– + 20 V. Exceeding V– + 20 V or V+, whichever is lower, will
damage the device.
The SHDN pins are high-impedance CMOS inputs. Channels of single and dual op amp packages are
independently controlled, and channels of quad op amp packages are controlled in pairs. For battery-operated
applications, this feature may be used to greatly reduce the average current and extend battery life. The
typical enable time out of shutdown is 8 µs; disable time is 3 µs. When disabled, the output assumes a highimpedance state. This architecture allows the OPAx991S-Q1 family to operate as a gated amplifier, multiplexer,
or programmable-gain amplifier. Shutdown time (tOFF) depends on loading conditions and increases as load
resistance increases. For shutdown (disable) within a specific shutdown time, the specified 10-kΩ load to
midsupply (VS / 2) is required. If using the OPAx991S-Q1 without a load, the resulting turnoff time significantly
increases.
7.4 Device Functional Modes
The OPAx991-Q1 has a single functional mode and is operational when the power-supply voltage is greater than
2.7 V (±1.35 V). The maximum power supply voltage for the OPAx991-Q1 is 40 V (±20 V).
The OPAx991S-Q1 devices feature a shutdown pin, which can be used to place the op amp into a low-power
mode. See Section 7.3.10 section for more information.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
27
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
8 Application and Implementation
Note
Information in the following applications sections is not part of the TI component specification,
and TI does not warrant its accuracy or completeness. TI’s customers are responsible for
determining suitability of components for their purposes, as well as validating and testing their design
implementation to confirm system functionality.
8.1 Application Information
The OPAx991-Q1 family offers excellent DC precision and AC performance. These devices operate up to 40-V
supply rails and offer true rail-to-rail input/output, low offset voltage and offset voltage drift, as well as 4.5-MHz
bandwidth and high output drive. These features make the OPAx991-Q1 a robust, high-performance operational
amplifier for high-voltage industrial applications.
8.2 Typical Applications
8.2.1 Low-Side Current Measurement
Figure 8-1 shows the OPAx991-Q1 configured in a low-side current sensing application. For a full analysis of
the circuit shown in Figure 8-1 including theory, calculations, simulations, and measured data, see TI Precision
Design TIPD129, 0-A to 1-A Single-Supply Low-Side Current-Sensing Solution.
VCC
5V
LOAD
+
OPA991-Q1
VOUT
–
ILOAD
RSHUNT
100 m
LM7705
RF
360 k
RG
7.5 k
Figure 8-1. OPAx991-Q1 in a Low-Side, Current-Sensing Application
8.2.1.1 Design Requirements
The design requirements for this design are:
•
•
•
28
Load current: 0 A to 1 A
Output voltage: 4.9 V
Maximum shunt voltage: 100 mV
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
8.2.1.2 Detailed Design Procedure
The transfer function of the circuit in Figure 8-1 is given in Equation 1.
VOUT = ILOAD × RSHUNT × Gain
(1)
The load current (ILOAD) produces a voltage drop across the shunt resistor (RSHUNT). The load current is set
from 0 A to 1 A. To keep the shunt voltage below 100 mV at maximum load current, the largest shunt resistor is
defined using Equation 2.
V
RSHUNT = ISHUNT_MAX = 100 mV
1 A = 100 mΩ
(2)
LOAD_MAX
Using Equation 2, RSHUNT is calculated to be 100 mΩ. The voltage drop produced by ILOAD and RSHUNT is
amplified by the OPA991-Q1 to produce an output voltage of 0 V to 4.9 V. The gain needed by the OPA991-Q1
to produce the necessary output voltage is calculated using Equation 3.
Gain =
VOUT_MAX − VOUT_MIN
VIN_MAX − VIN_MIN
(3)
Using Equation 3, the required gain is calculated to be 49 V/V, which is set with resistors RF and RG. Equation 4
is used to size the resistors, RF and RG, to set the gain of the OPA991-Q1 to 49 V/V.
Gain = 1 +
RF
RG
(4)
Choosing RF as 360 kΩ, RG is calculated to be 7.5 kΩ. RF and RG were chosen as 360 kΩ and 7.5 kΩ because
they are standard value resistors that create a 49:1 ratio. Other resistors that create a 49:1 ratio can also be
used. Figure 8-2 shows the measured transfer function of the circuit shown in Figure 8-1.
8.2.1.3 Application Curve
5
Output (V)
4
3
2
1
0
0
0.1
0.2
0.3
0.4
0.5 0.6
ILOAD (A)
0.7
0.8
0.9
1
Figure 8-2. Low-Side, Current-Sense, Transfer Function
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
29
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
8.3 Power Supply Recommendations
The OPAx991-Q1 is specified for operation from 2.7 V to 40 V (±1.35 V to ±40 V); many specifications apply
from –40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or
temperature are presented in Typical Characteristics.
CAUTION
Supply voltages larger than 40 V can permanently damage the device; see the Absolute Maximum
Ratings.
Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or
high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to Layout.
8.4 Layout
8.4.1 Layout Guidelines
For best operational performance of the device, use good PCB layout practices, including:
•
•
•
•
•
•
•
•
30
Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself.
Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to
the analog circuitry.
– Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as
close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
and analog grounds paying attention to the flow of the ground current.
In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as
possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as
opposed to in parallel with the noisy trace.
Place the external components as close to the device as possible. As shown in Figure 8-4, keeping RF and
RG close to the inverting input minimizes parasitic capacitance.
Keep the length of input traces as short as possible. Always remember that the input traces are the most
sensitive part of the circuit.
Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce
leakage currents from nearby traces that are at different potentials.
Cleaning the PCB following board assembly is recommended for best performance.
Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic
package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to
remove moisture introduced into the device packaging during the cleaning process. A low temperature, post
cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
8.4.2 Layout Example
+
VIN
VOUT
RG
RF
Figure 8-3. Schematic Representation
Run the input traces
as far away from
the supply lines
as possible
Place components close
to device and to each
other to reduce parasitic
errors
VS+
RF
NC
NC
Use a low-ESR,
ceramic bypass
capacitor
RG
GND
±IN
V+
VIN
+IN
OUTPUT
V±
NC
GND
VS±
GND
VOUT
Ground (GND) plane on another layer
Use low-ESR,
ceramic bypass
capacitor
Figure 8-4. Operational Amplifier Board Layout for Noninverting Configuration
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
31
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
9 Device and Documentation Support
9.1 Device Support
9.1.1 Development Support
9.1.1.1 TINA-TI™ (Free Software Download)
TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a
free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range
of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain
analysis of SPICE, as well as additional design capabilities.
Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing
capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select
input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.
Note
These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed.
Download the free TINA-TI software from the TINA-TI folder.
9.1.1.2 TI Precision Designs
The OPAx991 is featured in several TI Precision Designs, available online at http://www.ti.com/ww/en/analog/
precision-designs/. TI Precision Designs are analog solutions created by TI’s precision analog applications
experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout,
bill of materials, and measured performance of many useful circuits.
9.2 Documentation Support
9.2.1 Related Documentation
For related documentation, see the following:
•
•
•
•
•
Texas Instruments, Analog Engineer's Circuit Cookbook: Amplifiers solution guide
Texas Instruments, AN31 Amplifier Circuit Collection application note
Texas Instruments, MUX-Friendly Precision Operational Amplifiers application brief
Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report
Texas Instruments, Op Amps With Complementary-Pair Input Stages application note
9.3 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on
Notifications to register and receive a weekly digest of any product information that has changed. For change
details, review the revision history included in any revised document.
9.4 Support Resources
TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight
from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do
not necessarily reflect TI's views; see TI's Terms of Use.
9.5 Trademarks
TINA-TI™ is a trademark of Texas Instruments, Inc and DesignSoft, Inc.
TINA™ and DesignSoft™ are trademarks of DesignSoft, Inc.
TI E2E™ is a trademark of Texas Instruments.
Bluetooth® is a registered trademark of Bluetooth SIG, Inc.
All trademarks are the property of their respective owners.
32
Submit Document Feedback
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
OPA991-Q1, OPA2991-Q1, OPA4991-Q1
www.ti.com
SBOSA12G – MARCH 2020 – REVISED OCTOBER 2023
9.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled
with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may
be more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
9.7 Glossary
TI Glossary
This glossary lists and explains terms, acronyms, and definitions.
10 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 2023 Texas Instruments Incorporated
Product Folder Links: OPA991-Q1 OPA2991-Q1 OPA4991-Q1
Submit Document Feedback
33
PACKAGE OPTION ADDENDUM
www.ti.com
4-Nov-2023
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
Samples
(4/5)
(6)
OPA2991QDGKRQ1
ACTIVE
VSSOP
DGK
8
2500
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
27BT
Samples
OPA2991QDRQ1
ACTIVE
SOIC
D
8
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
O2991Q
Samples
OPA2991QPWRQ1
ACTIVE
TSSOP
PW
8
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
OPA291
Samples
OPA4991QDRQ1
ACTIVE
SOIC
D
14
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
OP4991QD
Samples
OPA4991QDYYRQ1
ACTIVE
SOT-23-THIN
DYY
14
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
OPA4991Q
Samples
OPA4991QPWRQ1
ACTIVE
TSSOP
PW
14
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
O4991Q
Samples
OPA4991TQPWRQ1
ACTIVE
TSSOP
PW
14
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
O4991T
Samples
OPA991QDBVRQ1
ACTIVE
SOT-23
DBV
5
3000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
2JAF
Samples
POPA991QDCKRQ1
ACTIVE
SC70
DCK
5
3000
TBD
Call TI
Call TI
-40 to 125
Samples
POPA991SQDBVRQ1
ACTIVE
SOT-23
DBV
6
3000
TBD
Call TI
Call TI
-40 to 125
Samples
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of