Product
Folder
Sample &
Buy
Technical
Documents
Support &
Community
Tools &
Software
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
SN74LV540A Octal Buffers/Drivers with 3-State Outputs
1 Features
2 Applications
•
•
•
•
•
•
•
•
•
1
•
•
•
•
•
2-V to 5.5-V VCC Operation
Max tpd of 8.5 ns at 5 V
Typical VOLP (Output Ground Bounce)
< 0.8 V at VCC = 3.3 V, TA = 25°C
Typical VOHV (Output VOH Undershoot)
> 2.3 V at VCC = 3.3 V, TA = 25°C
Support Mixed-Mode Voltage Operation on
All Ports
Ioff Supports Partial-Power-Down Mode Operation
Latch-Up Performance Exceeds 250 mA
Per JESD 17
ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model
– 200-V Machine Model
– 2000-V Charged-Device Model
Tests and Measurements
Industrial Transports
Patient Monitoring
Wireless Infrastructure
Network Switches
Automotive Infotainment
3 Description
The SN74LV540A device is an octal buffer/driver
designed for 2-V to 5.5-V VCC operation.
This device is ideal for driving bus lines or buffer
memory address registers. It features inputs and
outputs on opposite sides of the package to facilitate
printed circuit board layout.
Device Information(1)
PART NUMBER
SN74LV540A
PACKAGE
BODY SIZE (NOM)
VQFN (20)
4.50 x 3.50 mm
SSOP (20)
7.50 x 5.30 mm
TSSOP (20)
6.50 x 4.40 mm
TVSOP (20)
5.00 x 4.40 mm
SOIC (20)
12.80 x 7.50 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
4 Simplified Schematic
OE1
OE2
A1
Y1
To Seven Other Channels
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
Features ..................................................................
Applications ...........................................................
Description .............................................................
Simplified Schematic.............................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
1
2
3
4
7.1
7.2
7.3
7.4
7.5
7.6
7.7
7.8
7.9
7.10
7.11
4
4
5
5
6
6
6
7
7
7
7
Absolute Maximum Ratings ......................................
ESD Ratings..............................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Switching Characteristics, VCC = 2.5 V ± 0.2 V ........
Switching Characteristics, VCC = 3.3 V ± 0.3 V ........
Switching Characteristics, VCC = 5 V ± 0.5 V ...........
Noise Characteristics ................................................
Operating Characteristics........................................
Typical Characteristics ............................................
Parameter Measurement Information .................. 8
9
Detailed Description .............................................. 9
9.1
9.2
9.3
9.4
Overview ...................................................................
Functional Block Diagram .........................................
Feature Description...................................................
Device Functional Modes..........................................
9
9
9
9
10 Application and Implementation........................ 10
10.1 Application Information.......................................... 10
10.2 Typical Application ............................................... 10
11 Power Supply Recommendations ..................... 11
12 Layout................................................................... 12
12.1 Layout Guidelines ................................................. 12
12.2 Layout Example .................................................... 12
13 Device and Documentation Support ................. 12
13.1
13.2
13.3
13.4
Related Links ........................................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
12
12
12
12
14 Mechanical, Packaging, and Orderable
Information ........................................................... 12
5 Revision History
Changes from Revision H (April 2005) to Revision I
Page
•
Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,
Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section. ................................................................................................. 1
•
Deleted Ordering Information table. ....................................................................................................................................... 1
•
Changed MAX operating temperature to 125°C in Recommended Operating Conditions table. ......................................... 5
2
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
SN74LV540A
www.ti.com
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
6 Pin Configuration and Functions
19
VCC
OE2
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
18
3
4
17
5
16
6
15
7
14
8
13
9
12
10
11
A1
A2
A3
A4
A5
A6
A7
A8
VCC
20
2
1
20
19 OE2
18 Y1
2
3
17 Y2
16 Y3
4
5
15 Y4
14 Y5
6
7
13 Y6
12 Y7
8
9
10
11
Y8
1
OE1
OE1
A1
A2
A3
A4
A5
A6
A7
A8
GND
SN74LV540A . . . RGY PACKAGE
(TOP VIEW)
GND
SN74LV540A . . . DB, DGV, DW, NS,
OR PW PACKAGE
(TOP VIEW)
Pin Functions
PIN
NO.
NAME
TYPE
DESCRIPTION
1
OE1
I
Output Enable 1
2
A1
I
A1 Input
3
A2
I
A2 Input
4
A3
I
A3 Input
5
A4
I
A4 Input
6
A5
I
A5 Input
7
A6
I
A6 Input
8
A7
I
A7 Input
A8 Input
9
A8
I
10
GND
—
Ground Pin
11
Y8
O
Y8 Output
12
Y7
O
Y7 Output
13
Y6
O
Y6 Output
14
Y5
O
Y5 Output
15
Y4
O
Y4 Output
16
Y3
O
Y3 Output
17
Y2
O
Y2 Output
18
Y1
O
Y1 Output
19
OE2
I
Output Enable 2
20
VCC
—
Power Pin
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
3
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
VCC
MIN
MAX
Supply voltage range
–0.5
7
UNIT
V
(2)
VI
Input voltage range
–0.5
7
V
VO
Voltage range applied to any output in the high-impedance or power-off state (2)
–0.5
7
V
VO
Output voltage range applied in the high or low state (2) (3)
–0.5
VCC + 0.5
V
IIK
Input clamp current
VI < 0
–20
mA
IOK
Output clamp current
VO < 0
–50
mA
IO
Continuous output current
VO = 0 to VCC
±35
mA
±70
mA
150
°C
Continuous current through VCC or GND
Tstg
(1)
(2)
(3)
Storage temperature range
–65
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
This value is limited to 5.5-V maximum.
7.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
4
Electrostatic discharge
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)
2000
Charged device model (CDM), per JEDEC specification JESD22-C101,
all pins (2)
2000
Machine Model (MM)
200
UNIT
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
SN74LV540A
www.ti.com
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted) (1)
SN74LV540A
VCC
Supply voltage
VCC = 2 V
VIH
High-level input voltage
MIN
MAX
2
5.5
Low-level input voltage
VI
VCC = 2.3 V to 2.7 V
VCC × 0.7
VCC = 3 V to 3.6 V
VCC × 0.7
VCC = 4.5 V to 5.5 V
VCC × 0.7
V
0.5
VCC = 2.3 V to 2.7 V
VCC × 0.3
VCC = 3 V to 3.6 V
VCC × 0.3
VCC = 4.5 V to 5.5 V
VCC × 0.3
Input voltage
VO
Output voltage
0
5.5
High or low state
0
VCC
3-state
0
5.5
VCC = 2 V
IOH
Δt/Δv
Input transition rise or fall rate
(1)
µA
–8
mA
50
VCC = 2.3 V to 2.7 V
2
VCC = 3 V to 3.6 V
8
VCC = 4.5 V to 5.5 V
16
VCC = 2.3 V to 2.7 V
200
VCC = 3 V to 3.6 V
100
VCC = 4.5 V to 5.5 V
TA
V
–16
VCC = 2 V
Low-level output current
V
–2
VCC = 3 V to 3.6 V
VCC = 4.5 V to 5.5 V
IOL
V
–50
VCC = 2.3 V to 2.7 V
High-level output current
V
1.5
VCC = 2 V
VIL
UNIT
µA
mA
ns/V
20
Operating free-air temperature
–40
125
°C
All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Implications of Slow or Floating CMOS Inputs (SCBA004).
7.4 Thermal Information
SN74LV540A
THERMAL METRIC (1)
DB
DGV
DW
NS
PW
RGY
UNIT
20 PINS
RθJA
Junction-to-ambient thermal resistance
96.0
116.1
79.8
77.1
102.8
35.1
RθJC(top)
Junction-to-case (top) thermal resistance
57.7
31.3
45.8
43.6
36.8
43.3
RθJB
Junction-to-board thermal resistance
51.2
57.6
47.4
44.6
53.8
12.9
ψJT
Junction-to-top characterization
parameter
19.4
1.0
18.5
17.2
2.5
0.9
ψJB
Junction-to-board characterization
parameter
50.8
56.9
47.0
44.2
53.3
12.9
RθJC(bot)
Junction-to-case (bottom) thermal
resistance
—
—
—
—
—
7.9
(1)
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
5
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
7.5 Electrical Characteristics
over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER
TEST CONDITIONS
TA = 25°C
VCC
MIN
–40°C to 85°C
TYP
MAX
MIN
–40°C to 125°C
MAX
MIN
UNIT
MAX
IOH = –50 µA
2 V to
5.5 V
VCC – 0.1
VCC – 0.1
VCC – 0.1
IOH = –2 mA
2.3 V
2
2
2
IOH = –8 mA
3V
2.48
2.48
2.48
IOH = –16 mA
4.5 V
3.8
3.8
3.8
IOL = 50 µA
2 V to
5.5 V
IOL = 2 mA
2.3 V
0.4
0.4
0.4
IOL = 8 mA
3V
0.44
0.44
0.44
IOL = 16 mA
4.5 V
0.55
0.55
0.55
II
VI = 5.5 V or GND
0 to
5.5 V
±1
±1
±1
µA
IOZ
VO = VCC or GND
5.5 V
±5
±5
±5
µA
ICC
VI = VCC or GND,
5.5 V
20
20
20
µA
Ioff
VI or VO = 0 to 5.5 V
0
5
5
5
µA
VOH
VOL
Ci
IO = 0
VI = VCC or GND
0.1
3.3 V
2.5
5V
2.5
0.1
V
0.1
V
pF
7.6 Switching Characteristics, VCC = 2.5 V ± 0.2 V
over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
tpd
A
LOAD
CAPACITANCE
TA = 25°C
MIN
–40°C to 85°C
MAX
MIN
MAX
MIN
Y
5.6 (1)
12 (1)
1
14.5
1
16
(1)
17.4 (1)
1
21
1
22.5
5.7 (1)
16 (1)
1
19
1
20
20
CL = 15 pF
7.8
MAX
ten
OE
Y
tdis
OE
Y
tpd
A
Y
7.9
16.8
1
18.5
1
ten
OE
Y
10.1
22.2
1
25.5
1
27
tdis
OE
Y
8.1
22.3
1
25.5
1
26.5
CL = 50 pF
tsk(o)
(1)
–40°C to 125°C
TYP
2
2
UNIT
ns
ns
3
On products compliant to MIL-PRF-38535, this parameter is not production tested.
7.7 Switching Characteristics, VCC = 3.3 V ± 0.3 V
over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
tpd
A
LOAD
CAPACITANCE
TA = 25°C
6
–40°C to 125°C
MAX
MIN
MAX
MIN
MAX
Y
4.1 (1)
7 (1)
1
8.5
1
9.5
(1)
(1)
1
12.5
1
14
4.2 (1) 10.5 (1)
1
12.5
1
13.5
10.5
1
12
1
13
7.3
14
1
16
1
17.5
5.8
15.4
1
17.5
1
18.5
ten
OE
Y
OE
Y
tpd
A
Y
ten
OE
Y
tdis
OE
Y
CL = 15 pF
5.6
5.8
CL = 50 pF
tsk(o)
(1)
–40°C to 85°C
TYP
tdis
MIN
10.5
1.5
1.5
UNIT
ns
ns
2
On products compliant to MIL-PRF-38535, this parameter is not production tested.
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
SN74LV540A
www.ti.com
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
7.8 Switching Characteristics, VCC = 5 V ± 0.5 V
over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
tpd
A
LOAD
CAPACITANCE
TA = 25°C
MIN
–40°C to 85°C
TYP
MAX
MIN
Y
3 (1)
5 (1)
(1)
7.2 (1)
CL = 15 pF
4.1
MAX
MIN
MAX
1
6
1
7
1
8.5
1
7 (1)
1
8
1
ten
OE
Y
tdis
OE
Y
2.9 (1)
tpd
A
Y
4.2
7
1
8
1
9
ten
OE
Y
5.3
9.2
1
10.5
1
11.5
tdis
OE
Y
3.5
8.8
1
10
1
11
CL = 50 pF
tsk(o)
(1)
–40°C to 125°C
1
UNIT
ns
9
1
ns
1.5
On products compliant to MIL-PRF-38535, this parameter is not production tested.
7.9 Noise Characteristics (1)
VCC = 3.3 V, CL = 50 pF, TA = 25°C
SN74LV540A
PARAMETER
MIN
TYP
UNIT
MAX
VOL(P)
Quiet output, maximum dynamic VOL
0.5
0.8
V
VOL(V)
Quiet output, minimum dynamic VOL
–0.3
–0.8
V
VOH(V)
Quiet output, minimum dynamic VOH
3
VIH(D)
High-level dynamic input voltage
VIL(D)
Low-level dynamic input voltage
(1)
V
2.3
V
0.97
V
Characteristics are for surface-mount packages only.
7.10 Operating Characteristics
TA = 25°C
PARAMETER
Cpd
TEST CONDITIONS
Outputs enabled
Power dissipation capacitance
CL = 50 pF,
Outputs enabled
f = 10 MHz
VCC
TYP
3.3 V
10
5V
11
UNIT
pF
7.11 Typical Characteristics
4.5
7
4
6
3.5
5
TPD (ns)
TPD (ns)
3
2.5
2
4
3
1.5
2
1
1
0.5
TPD in ns
0
-100
TPD in ns
0
-50
0
50
Temperature (qC)
100
150
0
D001
Figure 1. TPD vs Temperature
1
2
3
VCC
4
5
Product Folder Links: SN74LV540A
D002
Figure 2. TPD vs VCC at 25°C
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
6
7
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
8 Parameter Measurement Information
VCC
From Output
Under Test
Test
Point
From Output
Under Test
RL = 1 kΩ
S1
Open
TEST
GND
CL
(see Note A)
CL
(see Note A)
S1
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
Open Drain
Open
VCC
GND
VCC
LOAD CIRCUIT FOR
3-STATE AND OPEN-DRAIN OUTPUTS
LOAD CIRCUIT FOR
TOTEM-POLE OUTPUTS
VCC
50% VCC
Timing Input
0V
tw
tsu
VCC
50% VCC
50% VCC
Input
th
VCC
50% VCC
Data Input
50% VCC
0V
0V
VOLTAGE WAVEFORMS
PULSE DURATION
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
VCC
50% VCC
Input
50% VCC
tPLH
In-Phase
Output
50% VCC
VOH
50% VCC
VOL
VOH
50% VCC
VOL
tPLZ
≈VCC
50% VCC
tPZH
Output
Waveform 2
S1 at GND
(see Note B)
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS
50% VCC
0V
Output
Waveform 1
S1 at VCC
(see Note B)
tPLH
50% VCC
50% VCC
tPZL
tPHL
tPHL
Out-of-Phase
Output
0V
VCC
Output
Control
VOL + 0.3 V
VOL
tPHZ
50% VCC
VOH − 0.3 V
VOH
≈0 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, ZO = 50 Ω, tr ≤ 3 ns, tf ≤ 3 ns.
D. The outputs are measured one at a time, with one input transition per measurement.
E. tPLZ and t PHZ are the same as t dis.
F. t PZL and t PZH are the same as t en .
G. t PHL and t PLH are the same as t pd .
H. All parameters and waveforms are not applicable to all devices.
Figure 3. Load Circuit and Voltage Waveforms
8
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
SN74LV540A
www.ti.com
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
9 Detailed Description
9.1 Overview
The SN74LV540A device is an octal buffer/driver designed for 2-V to 5.5-V VCC operation.
This device is ideal for driving bus lines or buffer memory address registers. It features inputs and outputs on
opposite sides of the package to facilitate printed circuit board layout.
The 3-state control gate is a two-input AND gate with active-low inputs so that, if either output enable (OE1 or
OE2) input is high, all corresponding outputs are in the high-impedance state. The outputs provide inverted data
when they are not in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
9.2 Functional Block Diagram
OE1
OE2
A1
Y1
To Seven Other Channels
9.3 Feature Description
•
•
•
•
Wide operating voltage range
– Operates from 2 V to 5.5 V
Allows down-voltage translation
– Inputs accept voltages to 5.5 V
Slow edges reduce output ringing
Ioff feature
– Allows voltages on the inputs and outputs when VCC is 0 V
9.4 Device Functional Modes
Table 1. Function Table
(Each Buffer/Driver)
INPUTS
OE1
OE2
A
OUTPUT
Y
L
L
L
H
L
L
H
L
H
X
X
Z
X
H
X
Z
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
9
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
10 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
10.1 Application Information
The SN74LV540A is a low-drive CMOS device that can be used for a multitude of bus interface type applications
where putput ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on
the outputs. The inputs are tolerant to 5.5 V at any valid VCC. This feature makes it Ideal for translating down to
the VCC level. Figure 5 shows the reduction in ringing compared to higher drive parts such as AC.
10.2 Typical Application
5-V Regulated
OE
VCC
OE
1A
1Y
5-V µC
System Logic
LEDs
µC or
System Logic
8A
8Y
GND
Figure 4. Typical Application Schematic
10.2.1 Design Requirements
This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus
contention because it can drive currents that would exceed maximum limits. The high drive will also create fast
edges into light loads, so routing and load conditions should be considered to prevent ringing.
10.2.2 Detailed Design Procedure
1. Recommended Input Conditions
– For rise time and fall time specifications, see Δt/ΔV in the Recommended Operating Conditions table.
– For specified High and low levels, see VIH and VIL in the Recommended Operating Conditions table.
– Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid VCC.
2. Recommend Output Conditions
– Load currents should not exceed 35 mA per output and 70 mA total for the part.
– Outputs should not be pulled above VCC.
10
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
SN74LV540A
www.ti.com
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
Typical Application (continued)
10.2.3 Application Curves
Figure 5. Switching Characteristics Comparison
11 Power Supply Recommendations
The power supply can be any voltage between the MIN and MAX supply voltage rating located in the
Recommended Operating Conditions table.
Each VCC pin should have a good bypass capacitor to prevent power disturbance. For devices with a single
supply, 0.1 μF is recommended. If there are multiple VCC pins, 0.01 μF or 0.022 μF is recommended for each
power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 μF and
1 μF are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as
possible for best results.
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
11
SN74LV540A
SCLS409I – MAY 1998 – REVISED DECEMBER 2014
www.ti.com
12 Layout
12.1 Layout Guidelines
When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of
digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used,
or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the
undefined voltages at the outside connections result in undefined operational states.
Specified in Figure 6 are rules that must be observed under all circumstances. All unused inputs of digital logic
devices must be connected to a high or low bias to prevent them from floating. The logic level that should be
applied to any particular unused input depends on the function of the device. Generally they will be tied to GND
or VCC, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a
transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when
asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.
12.2 Layout Example
Vcc
Input
Unused Input
Output
Output
Unused Input
Input
Figure 6. Layout Diagram
13 Device and Documentation Support
13.1 Related Links
The table below lists quick access links. Categories include technical documents, support and community
resources, tools and software, and quick access to sample or buy.
Table 2. Related Links
PARTS
PRODUCT FOLDER
SAMPLE & BUY
TECHNICAL
DOCUMENTS
TOOLS &
SOFTWARE
SUPPORT &
COMMUNITY
SN74LV540A
Click here
Click here
Click here
Click here
Click here
13.2 Trademarks
All trademarks are the property of their respective owners.
13.3 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
13.4 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
14 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
12
Submit Documentation Feedback
Copyright © 1998–2014, Texas Instruments Incorporated
Product Folder Links: SN74LV540A
PACKAGE OPTION ADDENDUM
www.ti.com
14-Oct-2022
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
Samples
(4/5)
(6)
SN74LV540ADBR
ACTIVE
SSOP
DB
20
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540ADGVR
ACTIVE
TVSOP
DGV
20
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540ADW
ACTIVE
SOIC
DW
20
25
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540ADWR
ACTIVE
SOIC
DW
20
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540ANSR
ACTIVE
SO
NS
20
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
74LV540A
Samples
SN74LV540APW
ACTIVE
TSSOP
PW
20
70
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540APWR
ACTIVE
TSSOP
PW
20
2000
RoHS & Green
NIPDAU
Level-1-260C-UNLIM
-40 to 125
LV540A
Samples
SN74LV540ARGYR
ACTIVE
VQFN
RGY
20
3000
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 125
LV540A
Samples
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of