Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
TLVx314
3-MHz, Low-Power, Internal EMI Filter, RRIO, Operational Amplifier
1 Features
3 Description
•
•
•
•
•
•
•
•
•
The TLV314 family of single-, dual-, and quadchannel operational amplifiers represents a new
generation of low-power, general-purpose operational
amplifiers. Rail-to-rail input and output swings
(RRIO), low quiescent current (150 μA typically at
5 V) combine with a wide bandwidth of 3 MHz to
make this family very attractive for a variety of
battery-powered applications that require a good
balance between cost and performance. Additionally,
the TLV314 family architecture achieves a low input
bias current of 1 pA, allowing for applications with MΩ
source impedances.
1
Low Offset Voltage: 0.75 mV (typ)
Low Input Bias Current: 1 pA (typ)
Wide Supply Range: 1.8 V to 5.5 V
Rail-to-Rail Input and Output
Gain Bandwidth: 3 MHz
Low IQ: 250 µA/Ch (max)
Low Noise: 16 nV/√Hz at 1 kHz
Internal RF/EMI Filter
Extended Temperature Range:
–40°C to +125°C
The robust design of the TLV314 devices provides
ease-of-use to the circuit designer: unity-gain stability,
RRIO, capacitive loads of up to 300 pF, an integrated
RF/EMI rejection filter, no phase reversal in overdrive
conditions, and high electrostatic discharge (ESD)
protection (4-kV HBM).
2 Applications
•
•
•
•
•
•
•
White Goods
Handheld Test Equipment
Portable Blood Glucose Systems
Remote Sensing
Active Filters
Industrial Automation
Battery-Powered Electronics
These devices are optimized for low-voltage
operation as low as 1.8 V (±0.9 V) and up to 5.5 V
(±2.75 V), and are specified over the extended
industrial temperature range of –40°C to +125°C.
The TLV314 (single) is available in both 5-pin SC70
and SOT-23 packages. The TLV2314 (dual) is offered
in 8-pin SOIC and VSSOP packages. The quadchannel TLV4314 is offered in a 14-pin TSSOP
package.
Device Information(1)
EMIRR vs Frequency
PART NUMBER
120
110
TLV314
EMIRR IN+ (dB)
100
90
TLV2314
80
70
TLV4314
60
PACKAGE
BODY SIZE (NOM)
SOT-23 (5)
2.90 mm × 1.60 mm
SC70 (5)
2.00 mm × 1.25 mm
VSSOP (8)
3.00 mm × 3.00 mm
SOIC (8)
4.90 mm × 3.91 mm
TSSOP (14)
5.00 mm × 4.40 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
50
40
30
20
10
0
10M
100M
1G
Frequency (Hz)
10G
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Device Comparison Table.....................................
Pin Configuration and Functions .........................
Specifications.........................................................
7.1
7.2
7.3
7.4
7.5
7.6
7.7
7.8
7.9
8
1
1
1
2
3
3
6
Absolute Maximum Ratings ...................................... 6
ESD Ratings.............................................................. 6
Recommended Operating Conditions....................... 6
Thermal Information: TLV314 ................................... 7
Thermal Information: TLV2314 ................................. 7
Thermal Information: TLV4314 ................................. 7
Electrical Characteristics........................................... 8
Typical Characteristics .............................................. 9
Typical Characteristics ............................................ 10
Detailed Description ............................................ 13
8.1 Overview ................................................................. 13
8.2 Functional Block Diagram ....................................... 13
8.3 Feature Description................................................. 14
8.4 Device Functional Modes........................................ 15
9
Application and Implementation ........................ 16
9.1 Application Information............................................ 16
9.2 Typical Application ................................................. 16
9.3 System Examples ................................................... 17
10 Power Supply Recommendations ..................... 18
10.1 Input and ESD Protection ..................................... 18
11 Layout................................................................... 19
11.1 Layout Guidelines ................................................. 19
11.2 Layout Example .................................................... 19
12 Device and Documentation Support ................. 20
12.1
12.2
12.3
12.4
12.5
12.6
12.7
Device Support......................................................
Documentation Support ........................................
Related Links ........................................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
20
20
20
20
20
20
20
13 Mechanical, Packaging, and Orderable
Information ........................................................... 20
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Original (March 2016) to Revision A
•
2
Page
Released to production .......................................................................................................................................................... 1
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
5 Device Comparison Table
PACKAGE-LEADS
DEVICE
NO. OF
CHANNELS
SOT-23
SC70
SOIC
VSSOP
TSSOP
TLV314
1
5
5
—
—
—
TLV2314
2
—
—
8
8
—
TLV4314
4
—
—
—
—
14
6 Pin Configuration and Functions
DBV Package: TLV314
5-Pin SOT-23
Top View
OUT
1
V-
2
+IN
3
5
4
DCK Package: TLV314
5-Pin SC70
Top View
V+
-IN
+IN
1
V-
2
-IN
3
5
V+
4
OUT
Pin Functions: TLV314
PIN
NAME
NO.
I/O
DESCRIPTION
DBV
DCK
–IN
4
3
I
Inverting input
+IN
3
1
I
Noninverting input
OUT
1
4
O
Output
V–
2
2
—
Negative (lowest) supply
V+
5
5
—
Positive (highest) supply
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
3
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
D, DGK Package: TLV2314
8-Pin SOIC or VSSOP
Top View
OUT A
1
8
V+
-IN A
2
7
OUT B
+IN A
3
6
-IN B
V-
4
5
+IN B
Pin Functions: TLV2314
PIN
I/O
DESCRIPTION
NAME
NO.
–IN A
2
I
Inverting input, channel A
+IN A
3
I
Noninverting input, channel A
–IN B
6
I
Inverting input, channel B
+IN B
5
I
Noninverting input, channel B
OUT A
1
O
Output, channel A
OUT B
7
O
Output, channel B
V–
4
—
Negative (lowest) supply
V+
8
—
Positive (highest) supply
4
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
PW Package: TLV4314
14-Pin TSSOP
Top View
14
OUT D
13
-IN D
3
12
+IN D
V+
4
11
V-
+IN B
5
10
+IN C
-IN B
6
9
-IN C
OUT B
7
8
OUT C
OUT A
1
-IN A
2
+IN A
A
B
D
C
Pin Functions: TLV4314
PIN
I/O
DESCRIPTION
NAME
NO.
–IN A
2
I
Inverting input, channel A
+IN A
3
I
Noninverting input, channel A
–IN B
6
I
Inverting input, channel B
+IN B
5
I
Noninverting input, channel B
–IN C
9
I
Inverting input, channel C
+IN C
10
I
Noninverting input, channel C
–IN D
13
I
Inverting input, channel D
+IN D
12
I
Noninverting input, channel D
OUT A
1
O
Output, channel A
OUT B
7
O
Output, channel B
OUT C
8
O
Output, channel C
OUT D
14
O
Output, channel D
V–
11
—
Negative (lowest) supply
V+
4
—
Positive (highest) supply
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
5
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
7 Specifications
7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN
MAX
UNIT
7
V
Supply voltage
Signal input pins
Voltage
(2)
Current (2)
(V–) – 0.5
(V+) + 0.5
V
–10
10
mA
Output short-circuit (3)
Continuous
Specified, TA
Temperature
–40
(2)
(3)
125
Junction, TJ
150
Storage, Tstg
(1)
mA
–65
°C
150
Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may
degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond
those specified is not supported.
Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be
current limited to 10 mA or less.
Short-circuit to ground, one amplifier per package.
7.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic discharge
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)
±4000
Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)
±1000
UNIT
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
VS
Supply voltage
Single supply
Dual supply
Specified temperature range
6
Submit Documentation Feedback
NOM
MAX
1.8
5.5
±0.9
±2.75
–40
125
UNIT
V
°C
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
7.4 Thermal Information: TLV314
TLV314
THERMAL METRIC (1)
DBV (SOT-23)
DCK (SC70)
5 PINS
5 PINS
UNIT
RθJA
Junction-to-ambient thermal resistance
228.5
281.4
°C/W
RθJC(top)
Junction-to-case(top) thermal resistance
99.1
91.6
°C/W
RθJB
Junction-to-board thermal resistance
54.6
59.6
°C/W
ψJT
Junction-to-top characterization parameter
7.7
1.5
°C/W
ψJB
Junction-to-board characterization parameter
53.8
58.8
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
7.5 Thermal Information: TLV2314
TLV2314
THERMAL METRIC (1)
D (SOIC)
DGK (VSSOP)
8 PINS
8 PINS
UNIT
RθJA
Junction-to-ambient thermal resistance
138.4
191.2
°C/W
RθJC(top)
Junction-to-case(top) thermal resistance
89.5
61.9
°C/W
RθJB
Junction-to-board thermal resistance
78.6
111.9
°C/W
ψJT
Junction-to-top characterization parameter
29.9
5.1
°C/W
ψJB
Junction-to-board characterization parameter
78.1
110.2
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
7.6 Thermal Information: TLV4314
TLV4314
THERMAL METRIC (1)
D (SOIC)
PW (TSSOP)
14 PINS
14 PINS
UNIT
RθJA
Junction-to-ambient thermal resistance
93.2
121
°C/W
RθJC(top)
Junction-to-case(top) thermal resistance
51.8
49.4
°C/W
RθJB
Junction-to-board thermal resistance
49.4
62.8
°C/W
ψJT
Junction-to-top characterization parameter
13.5
5.9
°C/W
ψJB
Junction-to-board characterization parameter
42.2
62.2
°C/W
(1)
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
7
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
7.7 Electrical Characteristics
VS = 1.8 V to 5.5 V; at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and VOUT = VS / 2 (unless otherwise noted) (1)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
±0.75
±3
UNIT
OFFSET VOLTAGE
VOS
Input offset voltage
VCM = (VS+) – 1.3 V, TA = 25°C
dVOS/dT
VOS vs temperature
TA = –40°C to +125°C
PSRR
Power-supply rejection ratio
VCM = (VS+) – 1.3 V, TA = 25°C
±30
Channel separation, dc
At dc, TA = 25°C
100
mV
μV/°C
2
±135
µV/V
dB
INPUT VOLTAGE RANGE
VCM
CMRR
Common-mode voltage range
TA = 25°C
Common-mode rejection ratio
VS = 5.5 V, (VS–) – 0.2 V < VCM < (VS+) – 1.3 V,
TA = 25°C
(V–) – 0.2
72
VS = 5.5 V, VCM = –0.2 V to 5.7 V (2), TA = 25°C
(V+) + 0.2
96
V
dB
75
INPUT BIAS CURRENT
IB
Input bias current
TA = 25°C
±1.0
pA
IOS
Input offset current
TA = 25°C
±1.0
pA
Input voltage noise (peak-to-peak)
f = 0.1 Hz to 10 Hz, TA = 25°C
NOISE
15
f = 1 kHz, TA = 25°C
16
f = 1 kHz, TA = 25°C
6
Differential
VS = 5 V, TA = 25°C
1
Common-mode
VS = 5 V, TA = 25°C
5
en
Input voltage noise density
in
Input current noise density
μVPP
5
f = 10 kHz, TA = 25°C
nV/√Hz
fA/√Hz
INPUT CAPACITANCE
CIN
Input capacitance
pF
OPEN-LOOP GAIN
AOL
Open-loop voltage gain
Phase margin
VS = 1.8 V to 5.5 V, 0.2 V < VO < (V+) – 0.2 V,
RL = 10 kΩ, TA = 25°C
85
115
VS = 1.8 V to 5.5 V, 0.5 V < VO < (V+) – 0.5 V,
RL = 2 kΩ (2), TA = 25°C
85
100
dB
VS = 5 V, G = 1, RL = 10 kΩ, TA = 25°C
65
VS = 1.8 V, RL = 10 kΩ, CL = 10 pF, TA = 25°C
2.7
°
FREQUENCY RESPONSE
GBW
Gain-bandwidth product
SR
Slew rate (3)
VS = 5 V, G = 1, TA = 25°C
tS
Settling time
To 0.1%, VS = 5 V, 2-V step , G = 1, TA = 25°C
3
μs
Overload recovery time
VS = 5 V, VIN × gain > VS, TA = 25°C
8
μs
Total harmonic distortion + noise (4)
VS = 5 V, VO = 1 VRMS, G = 1, f = 1 kHz,
RL = 10 kΩ, TA = 25°C
THD+N
VS = 5 V, RL = 10 kΩ, CL = 10 pF, TA = 25°C
MHz
3
1.5
V/μs
0.005%
OUTPUT
VS = 1.8 V to 5.5 V, RL = 10 kΩ, TA = 25°C
5
25
VS = 1.8 V to 5.5 V, RL = 2 kΩ, TA = 25°C
22
45
VO
Voltage output swing from supply rails
mV
ISC
Short-circuit current
VS = 5 V, TA = 25°C
±20
mA
RO
Open-loop output impedance
VS = 5.5 V, f = 100 Hz, TA = 25°C
570
Ω
POWER SUPPLY
VS
Specified voltage range
IQ
Quiescent current per amplifier, over
temperature
1.8
VS = 5 V, IO = 0 mA, TA = –40°C to +125°C
150
5.5
V
250
µA
TEMPERATURE
Tstg
(1)
(2)
(3)
(4)
8
Specified range
–40
125
°C
Storage range
–65
150
°C
Parameters with minimum or maximum specification limits are 100% production tested at 25ºC, unless otherwise noted. Overtemperature limits are based on characterization and statistical analysis.
Specified by design and characterization; not production tested.
Signifies the slower value of the positive or negative slew rate.
Third-order filter; bandwidth = 80 kHz at –3 dB.
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
7.8 Typical Characteristics
Table 1. Table of Graphs
TITLE
FIGURE
Open-Loop Gain and Phase vs Frequency
Figure 1
Quiescent Current vs Supply Voltage
Figure 2
Offset Voltage Production Distribution
Figure 3
Offset Voltage vs Common-Mode Voltage (Maximum Supply)
Figure 4
Input Voltage Noise Spectral Density vs Frequency (1.8 V, 5.5 V)
Figure 5
Input Bias and Offset Current vs Temperature
Figure 6
Output Voltage Swing vs Output Current (over Temperature)
Figure 7
Small-Signal Overshoot vs Load Capacitance
Figure 8
Small-Signal Step Response, Noninverting (1.8 V)
Figure 9
Large-Signal Step Response, Noninverting (1.8 V)
Figure 10
No Phase Reversal
Figure 11
Channel Separation vs Frequency (Dual)
Figure 12
EMIRR
Figure 13
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
9
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
7.9 Typical Characteristics
0
180
120
-20
170
100
-40
80
-60
60
-80
40
-100
20
-120
0
-140
90
-20
-160
10M
80
1
10
100
1k
10k
100k
1M
Quiescent Current (mA/Ch)
140
Phase (°)
Gain (dB)
at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and VOUT = VS / 2 (unless otherwise noted)
160
150
140
130
120
110
100
1.5
2
2.5
3
4
3.5
4.5
5
5.5
6
Supply Voltage (V)
Frequency (Hz)
RL = 10 kΩ and 10 pF, VS = ±2.5 V
Figure 1. Open-Loop Gain and Phase vs Frequency
Figure 2. Quiescent Current vs Supply
1000
12
600
Offset Voltage (mV)
Percent of Amplifiers (%)
800
10
8
6
4
400
200
0
-200
-400
-600
2
-800
0
-1.4
-1.3
-1.2
-1.1
-1
-0.9
-0.8
-0.7
-0.6
-0.5
-0.4
-0.3
-0.2
-0.1
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1
1.1
1.2
1.3
1.4
-1000
-2.75
-2
-1.25
-0.5
0
0.5
1.25
2
2.75
Common-Mode Voltage (V)
Offset Voltage (mV)
Typical units, VS = ±2.75 V
Figure 4. Offset Voltage vs Common-Mode Voltage
Figure 3. Offset Voltage Production Distribution
1000
100
Input Bias Current (pA)
Voltage Noise (nv/ÖHz)
900
VS = ±0.9 V
VS = ±2.75 V
800
700
IB
600
500
400
300
200
IOS
100
10
0
10
100
1k
10k
100k
-50
-25
Frequency (Hz)
25
50
75
100
125
150
Temperature (°C)
Figure 5. Input Voltage Noise Spectral Density vs
Frequency
10
0
Figure 6. Input Bias and Offset Current vs Temperature
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
Typical Characteristics (continued)
3
70
2
60
50
1
Overshoot (%)
Output Voltage Swing (V)
at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and VOUT = VS / 2 (unless otherwise noted)
25°C
0
125°C
-40°C
-1
40
30
20
-2
10
0
-3
5
0
10
15
20
25
30
35
0
40
200
400
600
800
1000
1200
Capacitive Load (pF)
Output Current (mA)
VS = ±2.75 V
VS = ±2.75 V, gain = 1 V/V, RL = 10 kΩ
Figure 7. Output Voltage Swing vs Output Current
(Over Temperature)
Figure 8. Small-Signal Overshoot vs Load Capacitance
1
0.75
VIN
0.5
Voltage (V)
Voltage (25 mV/div)
VIN
0.25
0
-0.25
VOUT
-0.5
ZL = 10 pF + 10 kW
ZL = 100 pF + 10 kW
-0.75
-1
Time (1 ms/div)
Time (1 ms/div)
VS = ±0.9 V, gain = 1 V/V, RF = 10 kΩ
VS = ±0.9 V, gain = 1 V/V, RL = 10 kΩ
Figure 9. Small-Signal Pulse Response (Noninverting)
Figure 10. Large-Signal Pulse Response (Noninverting)
4
-60
3
Channel Separation (dB)
VIN
VOUT
Voltage (1 V/div)
2
1
0
-1
-2
-80
-100
-120
-3
-140
-4
0
250
500
750
1000
100
1k
10k
100k
1M
10M
Frequency (Hz)
Time (125 ms/div)
VS = ±2.75 V
Figure 11. No Phase Reversal
Figure 12. Channel Separation vs Frequency (TLV2314)
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
11
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
Typical Characteristics (continued)
at TA = 25°C, RL = 10 kΩ connected to VS / 2, VCM = VS / 2, and VOUT = VS / 2 (unless otherwise noted)
120
110
EMIRR IN+ (dB)
100
90
80
70
60
50
40
30
20
10
0
10M
100M
1G
Frequency (Hz)
10G
PRF = –10 dBm, VS = ±2.5 V, VCM = 0 V
Figure 13. Electromagnetic Interference Rejection Ratio
Referred to Noninverting Input (EMIRR IN+) vs Frequency
12
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
8 Detailed Description
8.1 Overview
The TLV314 is a family of low-power, rail-to-rail input and output operational amplifiers specifically designed for
portable applications. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and suitable for a wide
range of general-purpose applications. The class AB output stage is capable of driving ≤ 10-kΩ loads connected
to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the
TLV314 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly
increases dynamic range, especially in low-supply applications, and makes these devices ideal for driving
sampling analog-to-digital converters (ADCs).
The TLV314 features 3-MHz bandwidth and 1.5-V/μs slew rate with only 150-μA supply current per channel,
providing good ac performance at very low power consumption. DC applications are also well served with a very
low input noise voltage of 14 nV/√Hz at 1 kHz, low input bias current (0.2 pA), and an input offset voltage of
0.5 mV (typical).
8.2 Functional Block Diagram
V+
Reference
Current
VIN+
VINVBIAS1
Class AB
Control
Circuitry
VO
VBIAS2
V(Ground)
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
13
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
8.3 Feature Description
8.3.1 Operating Voltage
The TLV314 series of operational amplifiers is fully specified and ensured for operation from 1.8 V to 5.5 V. In
addition, many specifications apply from –40°C to +125°C. Parameters that vary significantly with operating
voltages or temperature are provided in the Typical Characteristics section. Bypass power-supply pins with
0.01-μF ceramic capacitors.
8.3.2 Rail-to-Rail Input
The input common-mode voltage range of the TLV314 series extends 200 mV beyond the supply rails. This
performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a
P-channel differential pair; see the Functional Block Diagram section. The N-channel pair is active for input
voltages close to the positive rail, typically (V+) – 1.3 V to 200 mV above the positive supply, and the P-channel
pair is on for inputs from 200 mV below the negative supply to approximately (V+) – 1.3 V. There is a small
transition region, typically (V+) – 1.4 V to (V+) – 1.2 V, in which both pairs are on. This 200-mV transition region
can vary up to 300 mV with process variation. Thus, the transition region (both stages on) can range from (V+) –
1.7 V to (V+) – 1.5 V on the low end, up to (V+) – 1.1 V to (V+) – 0.9 V on the high end. Within this transition
region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation
outside this region.
8.3.3 Rail-to-Rail Output
Designed as a micro-power, low-noise operational amplifier, the TLV314 delivers a robust output drive capability.
A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability.
For resistive loads up to 10 kΩ, the output typically swings to within 5 mV of either supply rail regardless of the
power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the
rails; see Figure 7.
8.3.4 Common-Mode Rejection Ratio (CMRR)
The CMRR for the TLV314 is specified in several ways so the best match for a given application can be used;
see the Electrical Characteristics table. First, the CMRR of the device in the common-mode range below the
transition region [VCM < (V+) – 1.3 V] is given. This specification is the best indicator of the capability of the
device when the application requires using one of the differential input pairs. Second, the CMRR over the entire
common-mode range is specified at (VCM = –0.2 V to 5.7 V). This last value includes the variations measured
through the transition region (see Figure 4).
14
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
Feature Description (continued)
8.3.5 Capacitive Load and Stability
The TLV314 is designed to be used in applications where driving a capacitive load is required. As with all
operational amplifiers, there may be specific instances where the TLV314 can become unstable. The particular
operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider
when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain
(1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an
amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output
resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the
phase margin increases when capacitive loading increases. When operating in the unity-gain configuration, the
TLV314 remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance
(ESR) of some very large capacitors (CL greater than 1 μF) is sufficient to alter the phase characteristics in the
feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the
amplifier to drive increasingly larger capacitance. This increased capability is evident when measuring the
overshoot response of the amplifier at higher voltage gains; see Figure 8.
One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain
configuration is to insert a small resistor (typically 10 Ω to 20 Ω) in series with the output, as shown in Figure 14.
This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible
problem with this technique, however, is that a voltage divider is created with the added series resistor and any
resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output
that reduces the output swing.
V+
RS
VOUT
Device
10 W to
20 W
VIN
RL
CL
Figure 14. Improving Capacitive Load Drive
8.3.6 EMI Susceptibility and Input Filtering
Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If
conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output can shift from its
nominal value when EMI is present. This shift is a result of signal rectification associated with the internal
semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the signal input
pins are likely to be the most susceptible. The TLV314 operational amplifier family incorporates an internal input
low-pass filter that reduces the amplifiers response to EMI. Both common-mode and differential mode filtering
are provided by this filter. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a
roll-off of 20 dB per decade.
Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational
amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR)
metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 13 illustrates the results
of this testing on the TLV314. Detailed information can also be found in application report, EMI Rejection Ratio of
Operational Amplifiers (SBOA128), available for download from www.ti.com.
8.4 Device Functional Modes
The TLV314 family has a single functional mode. These devices are powered on as long as the power-supply
voltage is between 1.8 V (±0.9 V) and 5.5 V (±2.75 V).
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
15
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
9 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
9.1 Application Information
The TLV314 device is a low-power, rail-to-rail input and output operational amplifier specifically designed for
portable applications. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and suitable for a wide
range of general-purpose applications. The class AB output stage is capable of driving ≤ 10-kΩ loads connected
to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the
TLV314 device to be used in virtually any single-supply application. Rail-to-rail input and output swing
significantly increases dynamic range, especially in low-supply applications, and makes the device ideal for
driving sampling analog-to-digital converters (ADCs).
The TLV314 family of devices features a 3-MHz bandwidth and 1.5-V/μs slew rate with only 150-μA supply
current per channel, providing good ac performance at very low power consumption. DC applications are also
well served with a very-low input noise voltage of 14 nV/√Hz at 1 kHz, low-input bias current (0.2 pA), and an
input offset voltage of 0.5 mV (typical).
9.2 Typical Application
A typical application for an operational amplifier is an inverting amplifier, as shown in Figure 15. An inverting
amplifier takes a positive voltage on the input and outputs a signal inverted to the input, making a negative
voltage of the same magnitude. In the same manner, the amplifier also makes negative input voltages positive on
the output. In addition, amplification can be added by selecting the input resistor RI and the feedback resistor RF.
RF
VSUP+
RI
VOUT
+
VIN
VSUP-
Figure 15. Application Schematic
9.2.1 Design Requirements
The supply voltage must be chosen to be larger than the input voltage range and the desired output range. The
limits of the input common-mode range (VCM) and the output voltage swing to the rails (VO) must also be
considered. For instance, this application scales a signal of ±0.5 V (1 V) to ±1.8 V (3.6 V). Setting the supply at
±2.5 V is sufficient to accommodate this application.
9.2.2 Detailed Design Procedure
Determine the gain required by the inverting amplifier using Equation 1 and Equation 2:
VOUT
AV
VIN
AV
16
1.8
0.5
3.6
(1)
(2)
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
Typical Application (continued)
When the desired gain is determined, choose a value for RI or RF. Choosing a value in the kilo ohm range is
desirable for general-purpose applications because the amplifier circuit uses currents in the milliamp range. This
milliamp current range ensures the device does not draw too much current. The trade-off is that very large
resistors (100s of kilo ohms) draw the smallest current but generate the highest noise. Very small resistors (100s
of ohms) generate low noise but draw high current. This example uses 10 kΩ for RI, meaning 36 kΩ is used for
RF. These values are determined by Equation 3:
RF
AV
RI
(3)
9.2.3 Application Curve
2
Input
Output
1.5
Voltage (V)
1
0.5
0
-0.5
-1
-1.5
-2
Time
Figure 16. Inverting Amplifier Input and Output
9.3 System Examples
When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required.
The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting terminal of the
amplifier, as Figure 17 shows.
RG
RF
R1
VOUT
VIN
C1
f-3 dB =
(
RF
VOUT
= 1+
RG
VIN
((
1
1 + sR1C1
1
2pR1C1
(
Figure 17. Single-Pole, Low-Pass Filter
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
17
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
System Examples (continued)
If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this
task, as Figure 18 shows. For best results, the amplifier must have a bandwidth that is eight to ten times the filter
frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.
C1
R1
R1 = R2 = R
C1 = C2 = C
Q = Peaking factor
(Butterworth Q = 0.707)
R2
VIN
VOUT
C2
1
2pRC
f-3 dB =
RF
RF
RG =
RG
(
2-
1
Q
(
Figure 18. Two-Pole, Low-Pass, Sallen-Key Filter
10 Power Supply Recommendations
The TLV314 family is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply
from –40°C to +125°C. The Typical Characteristics section presents parameters that can exhibit significant
variance with regard to operating voltage or temperature.
CAUTION
Supply voltages larger than 7 V can permanently damage the device (see the Absolute
Maximum Ratings table).
Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement; see the Layout
Guidelines section.
10.1 Input and ESD Protection
The TLV314 family incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case
of input and output pins, this protection primarily consists of current-steering diodes connected between the input
and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long
as the current is limited to 10 mA as stated in the Absolute Maximum Ratings table. Figure 19 shows how a
series input resistor can be added to the driven input to limit the input current. The added resistor contributes
thermal noise at the amplifier input, which must be kept to a minimum in noise-sensitive applications.
V+
IOVERLOAD
10-mA max
Device
VOUT
VIN
5 kW
Figure 19. Input Current Protection
18
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
TLV314, TLV2314, TLV4314
www.ti.com
SBOS754A – MARCH 2016 – REVISED MARCH 2016
11 Layout
11.1 Layout Guidelines
For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:
• Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
operational amplifier. Use bypass capacitors to reduce the coupled noise by providing low-impedance
power sources local to the analog circuitry.
– Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as
close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
• Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to
ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to
physically separate digital and analog grounds, paying attention to the flow of the ground current. For
more detailed information, see Circuit Board Layout Techniques, SLOA089.
• To reduce parasitic coupling, run the input traces as far away from the supply or output traces as
possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much
better than crossing in parallel with the noisy trace.
• Place the external components as close to the device as possible. Keep RF and RG close to the inverting
input in order to minimize parasitic capacitance, as shown in Figure 20.
• Keep the length of input traces as short as possible. Always remember that the input traces are the most
sensitive part of the circuit.
• Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly
reduce leakage currents from nearby traces that are at different potentials.
11.2 Layout Example
+
VIN
VOUT
RG
RF
(Schematic Representation)
Place components
Run the input traces close to the device and
to
each other to reduce
as far away from
parasitic errors.
the supply lines
as possible.
VS+
RF
N/C
N/C
GND
±IN
V+
VIN
+IN
OUTPUT
V±
N/C
RG
Use a low-ESR,
ceramic bypass
capacitor.
GND
VS±
GND
Use a low-ESR, ceramic
bypass capacitor.
VOUT
Ground (GND) plane on another layer.
Figure 20. Operational Amplifier Board Layout for Noninverting Configuration
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
19
TLV314, TLV2314, TLV4314
SBOS754A – MARCH 2016 – REVISED MARCH 2016
www.ti.com
12 Device and Documentation Support
12.1 Device Support
12.2 Documentation Support
12.2.1 Related Documentation
For related documentation, see the following:
• EMI Rejection Ratio of Operational Amplifiers, SBOA128
• Circuit Board Layout Techniques , SLOA089
• QFN/SON PCB Attachment, SLUA271
• Quad Flatpack No-Lead Logic Packages, SCBA017
12.3 Related Links
Table 2 lists quick access links. Categories include technical documents, support and community resources,
tools and software, and quick access to sample or buy.
Table 2. Related Links
PARTS
PRODUCT FOLDER
SAMPLE & BUY
TECHNICAL
DOCUMENTS
TOOLS &
SOFTWARE
SUPPORT &
COMMUNITY
TLV314
Click here
Click here
Click here
Click here
Click here
TLV2314
Click here
Click here
Click here
Click here
Click here
TLV4314
Click here
Click here
Click here
Click here
Click here
12.4 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
12.5 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.6 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.7 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
20
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: TLV314 TLV2314 TLV4314
PACKAGE OPTION ADDENDUM
www.ti.com
6-Feb-2020
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
TLV2314IDGKR
ACTIVE
VSSOP
DGK
8
2500
Green (RoHS
& no Sb/Br)
NIPDAUAG
Level-2-260C-1 YEAR
-40 to 125
13E7
TLV2314IDGKT
ACTIVE
VSSOP
DGK
8
250
Green (RoHS
& no Sb/Br)
NIPDAUAG
Level-2-260C-1 YEAR
-40 to 125
13E7
TLV2314IDR
ACTIVE
SOIC
D
8
2500
Green (RoHS
& no Sb/Br)
NIPDAU
Level-2-260C-1 YEAR
-40 to 125
V2314
TLV314IDBVR
ACTIVE
SOT-23
DBV
5
3000
Green (RoHS
& no Sb/Br)
NIPDAU
Level-2-260C-1 YEAR
-40 to 125
12H
TLV314IDBVT
ACTIVE
SOT-23
DBV
5
250
Green (RoHS
& no Sb/Br)
NIPDAU
Level-2-260C-1 YEAR
-40 to 125
12H
TLV314IDCKR
ACTIVE
SC70
DCK
5
3000
Green (RoHS
& no Sb/Br)
NIPDAU
Level-1-260C-UNLIM
-40 to 125
12I
TLV314IDCKT
ACTIVE
SC70
DCK
5
250
Green (RoHS
& no Sb/Br)
NIPDAU
Level-1-260C-UNLIM
-40 to 125
12I
TLV4314IPWR
ACTIVE
TSSOP
PW
14
2000
Green (RoHS
& no Sb/Br)
NIPDAU
Level-2-260C-1 YEAR
-40 to 125
V4314
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of