TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
12-V/3.3-V Hot Swap and ORing Controller with Load Current Monitor for AdvancedMC™
Check for Samples: TPS2458
FEATURES
DESCRIPTION
•
•
The TPS2458 AdvancedMC™ slot controller is fully
compliant with the AdvancedMC™ Standard and
provides the required accuracy to meet the demands
of an AdvancedMC™ (Advanced Mezzanine Card)
module.
1
2
•
•
•
•
•
•
•
•
ATCA AdvancedMC™ Compliant
Full Power Control for an AdvancedMC™
Module
Programmable 12-V Current Limit and Fast
Trip
Optional 12-V ORing Control for MicroTCA™
Internal 3.3-V Current Limit
Programmable Shunt Gain
Interlock Requires 3.3-V Output Prior to 12 V
12-V and 3-V Power Good and Fault Outputs
Load Current Monitor
32-Pin PQFN Package
The TPS2458 is an extremely flexible solution that
protects both the power supply and the load by
limiting the maximum current into the load and
shutting off in case of a fault. If a severe fault occurs
the current shuts off immediately.
Optional ORing support is inherent in the architecture
and can be used in MicroTCA™, or other applications
requiring ORing support.
The 3.3-V management channel is internal and
requires only one external resistor for load monitoring
and one external capacitor to set fault time. To
comply with the AdvancedMC™ requirements, the
12-V output is disabled unless the 3.3-V Power Good
signal is asserted. Load current monitors are provided
for both the 12 V and 3.3 V channels. Status outputs
include Power Good and Fault indicators for each
channel. The TPS2458 is in a 32-pin PQFN package.
APPLICATIONS
•
•
•
•
•
ATCA Carrier Boards
MicroTCA™Power Modules
AdvancedMC™ Slots
Systems Using 12 V and 3.3 V
Base Stations
TYPICAL APPLICATION
CSD16406Q3 x2
0.005 W
12 V
12 V
422 W
15
14
13
SENP SET
16 IN12
3.3 V
100 W
12
SENM PASS
28 EN12
EN3
26
OREN
11
IN3
17
VDD3
23
CT12
7
CT3
19
VINT
1
24 AGND
100 W
8
BLK
AdvancedMCTM
9
OUT12
OUT3 18
PG12
4
FLT12
6
3.3 V
1 mF
PG3 21
TPS2458
FLT3 20
6810 W
SUM12
5
3320 W
SUM3 22
GND GND
2
3
GND GND GND GND GND
10
25
27
29
31
Optional ORing components for redundant systems
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
AdvancedMC, MicroTCA are trademarks of Texas Instruments.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2009–2010, Texas Instruments Incorporated
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
ORDERING INFORMATION
DEVICE
TEMPERATURE
PACKAGE
ORDERING CODE
MARKING
TPS2458
-40°C to 85°C
QFN32
TPS2458RHB
TPS2458
ABSOLUTE MAXIMUM RATINGS (1)
over operating free-air temperature range (unless otherwise noted)
VALUE
–0.3 to 30
IN12, OUT12, SENP, SENM, SET, EN12, FLTx, PGx, OREN
–0.3 to 17
IN3, OUT3, EN3\, VDD, CTx, SUMx
–0.3 to 5
AGND, GND
ESD
V
–0.3 to 0.3
Human Body Model
2
Charged Device Model
kV
0.5
FLTx, PGx
(1)
UNIT
PASS, BLK
5
SUMx
5
VINT
–1 to 1
OUT3
250
mA
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only. Functional operation of the device under any conditions beyond those indicated under recommended operating conditions is
neither implied nor guaranteed. Exposure to absolute maximum rated conditions for extended periods of time may affect device
reliability.
DISSIPATION RATINGS
PACKAGE
qJA – High-k (°C/W)
QFN32 - RHB
50
RECOMMENDED OPERATING CONDITIONS
over operating free-air temperature range (unless otherwise noted)
PARAMETER
MIN
NOM
MAX
VIN12
12 V input supply
8.5
12
15
VIN3
3.3 V input supply
3
3.3
4
VVDD3
3.3 V input supply
3
3.3
4
IOUT3
3.3 V output current
ISUMx
Summing pin current
100
1000
165
PASS pin board leakage current
-1
VINT bypass capacitance
TJ
2
1
Operating junction temperature range
-40
Submit Documentation Feedback
1
10
UNIT
V
mA
µA
250
nF
125
°C
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
ELECTRICAL CHARACTERISTICS
over operating free-air temperature range (unless otherwise noted)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
Threshold voltage, falling edge
1.2
1.3
1.4
V
Hysteresis
20
50
80
mV
5
ENABLE INPUTS
Pullup current
V EN =V OREN = 0 V
8
15
Input bias current
V EN12 = V OREN = 17 V
6
15
Input bias current
V EN3 = 5 V
1
5
3.3 V Turn off time
EN3 deasserts to VVOUT3 < 1.0 V, COUT = 0 mF
10
12 V Turn off time
EN12 deasserts to VVOUT12 < 1.0 V, COUT = 0 mF, CQGATE
= 35 nF
20
µA
µs
POWER GOOD OUTPUTS
Low voltage
Sinking 2 mA
Leakage current
V PG = 17 V
0.14
Threshold voltage
PG12, falling VOUT12
1
PG3, falling VOUT3
Hysteresis
10.2
10.5
10.8
2.7
2.8
2.9
PG12, measured at OUT12
130
PG3, measured at OUT3
Deglitch time
0.25
PG3 falling
V
mV
50
50
V
mA
100
150
µs
0.14
0.25
V
1
µA
FAULT OUTPUTS
Low voltage
Sinking 2 mA
Leakage current
FLTx = 17 V
VINT
Output voltage
0 V < IVINT < 50 mA
2
2.3
2.8
V
–7
–10
–13
µA
7
10
13
Upper threshold voltage
1.3
1.35
1.4
Lower threshold voltage
0.33
0.35
0.37
FAULT TIMER
Sourcing current
VVCTx = 0 V, during fault
Sinking current
VVCTx = 2 V
V
12-V SUMMING NODE
Input referred offset
10.8 V ≤ VSENM ≤ 13.2 V, VSENP = (VSENM + 50 mV),
measure VSET–VSENM
–1.5
Summing threshold
VPASS = 15 V
0.66
Leakage current
VSET =(VSENM – 10 mV)
1.5
0.675
mV
0.69
V
1
µA
50
52.5
mV
40
µA
100
120
mV
200
300
ns
6
7
V
12-V CURRENT LIMIT
Current limit threshold
RSUM = 6.8 kΩ, RSET = 422 Ω, increase ILOAD and
measure VSENP – VSENM when VPASS = 15 V
Sink current in current limit
IPASS measured at VSUM = 1 V and VPASS = 12 V
20
Fast trip threshold
Measure VSENP – VSENM
80
Fast turn-off delay
20 mV overdrive, CPASS = 0 pF, tp50-50
Timer start threshold
VPASS - VIN when timer starts, while VPASS falling due to
overcurrent
47.5
5
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
3
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)
over operating free-air temperature range (unless otherwise noted)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
12-V UVLO
UVLO rising
IN12 rising
8.1
8.5
8.9
UVLO hysteresis
IN12 falling
0.44
0.5
0.59
V
12-V BLOCKING
Turn-on threshold
Measure VSENP – VVOUT
5
10
15
Turn-off threshold
Measure VSENP – VVOUT
–6
–3
0
Turn-off delay
20-mV overdrive, CBLK = 0 pF, tP50-50
200
300
ns
21.5
23
24.5
V
40
µA
mV
12-V GATE DRIVERS (PASS, BLK)
Output voltage
VVIN12 = VVOUT12 = 10 V
Sourcing current
VVIN12 = VVOUT12 = 10 V, VPASS= VBLK = 17 V
20
30
Sinking current
Fast turnoff, VPASS = VBLK = 14 V
0.5
1
6
14
25
mA
14
20
26
kΩ
5
10
15
µs
4 V ≤ VPASS = VBLK ≤ 25 V
Pulldown resistance
In OTSD ( at 150°C )
Fast turn-off duration
A
Safety gate pulldown
IRF3710, slew S or D 15 V in 1mS
1.25
V
Disable delay
EN12 pin to PASS and BLK, tP50-90
1
µs
Startup time
IN12 rising to PASS and BLK sourcing
0.25
ms
675
695
mV
mΩ
3.3-V SUMMING NODE
Summing threshold
655
3.3-V CURRENT LIMIT
On-resistance
IOUT3 = 150 mA
Current limit
RSUM3 = 3.3 kΩ , VVOUT3 = 0 V
Fast trip threshold
Fast turn-off delay
290
500
170
195
225
240
300
400
750
1300
ns
IOUT3= 400 mA, tP50-50
mA
3.3-V UVLO
UVLO rising
IN3 rising
2.65
2.75
2.85
V
UVLO hysteresis
IN3 falling
200
240
300
mV
Safety gate pulldown1
Slew IN3x, OUT3x 5 V in 1 ms
15
mA
SUPPLY CURRENTS
Both channels enabled
IOUT3 = 0
Both channels disabled
3.1
4
2
2.8
mA
THERMAL SHUTDOWN
Whole-chip shutdown
temperature
TJ rising, IOUT3 = 0
140
150
3.3-V channel shutdown
temperature
TJ rising, IOUT3 in current limit
130
140
Hysteresis
Whole chip or 3.3-V channel
4
Submit Documentation Feedback
°C
10
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
TPS2458 FUNCTIONAL BLOCK DIAGRAMS
12-V Channel Circuitry
RSENSE
RSET
SENP
SET
SENM
PASS
BLK
OUT12
pgat
100 mV
12dis
+
30 mA
30 mA
ogat
Q
Pump
10 ms
+
IN12
10 ms
Fault
Timer
Vcp
~25 V
CT12
Vcp
FLT12
EN12
PG3
SUM12
675 mV
60 mA
+
10 mV
RSUM
+
out12
PG12
OUT
R
S
-3 mV
+
Q
100 ms
pgat
ogat
Q
+
vpg
EN12
OREN
Optional Oring FET for Redundant Power Feed Systems
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
5
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
3.3-V Channel Circuitry
0.1 W
IN3
OUT3
2.8 V
+
Q
Pump
VDD3
96 W
en
gat
30 mv
vcpx
~18 v
12dis
+
EN3
30 us
+
PG3
30 uA
Fault
Timer
vcpx
CT3
FLT3
30 us
Control
Logic
RSUM
+
SUM3
Vthoc - [675 mv nominal]
3320
Circuitry Common to Both Channels
VINT
por
en
IN12
PREREG
Control
Logic
POR
OUT12
2.2 V
IN3
OUT3
6
AGND
GND
GND
GND
GND
GND
GND
GND
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
DEVICE INFORMATION
NC
GND
NC
GND
EN12
GND
EN3
GND
TPS2458
(Top View)
32
31
30
29
28
27
26
25
24
VINT 1
AGND
GND 2
23
VDD3
GND 3
22
SUM3
PG12 4
12-V
Inputs SUM12 5
21
PG3
20
FLT3
19
CT3
18
OUT3
17
IN3
PowerPADTM
FLT12 6
9
10
11
12
13
14
15
16
GND
OREM
PASS
SENM
SET
SENP
IN12
BLK 8
OUT12
CT12 7
3-V
Inputs
12-V Inputs
Figure 1.
TERMINAL FUNCTIONS
NAME
NO.
I/O
AGND
24
—
Analog ground. Ground pin for the analog circuitry insideBypass capacitor connection point for internal supply
the TPS2458.
BLK
8
O
12-V blocking transistor gate drive. Gate drive pin for the 12-V channel BLK FET. This pin sources 30 mA to
turn the FET on. An internal clam prevents this pin from rising more than 14.5 V above OUT12. Setting the
OREN pin high holds the BLK pin low.
I/O
12-V fault timing capacitor. A capacitor from CT12 to GND sets the time the channel can remain in current
limit before it shuts down and declares a fault. Current limit causes this pin to source 10 mA into the external
capacitor (CT ). When VCT12 reaches 1.35 V, the TPS2458 shuts the channel off by pulling the FET gate low
and declares an overcurrent fault by pulling the FLT12 pin low
3-V fault timing capacitor. A capacitor from CT3 to GND sets the time the channel can remain in current limit
before it shuts down and declares a fault. Current limit causes this pin to source 10 mA into the external
capacitor (CT ). When VCT3 reaches 1.35 V, the TPS2458 shuts the channel off by pulling the FET gate low
and declares an overcurrent fault by pulling the FLT3 pin low.
CT12
7
CT3
19
I/O
EN12
28
I
12-V enable. (active low). Pulling this pin high (or allowing it to float high) turns off the 12-V channel by pulling
both BLK and PASS low. An internal 200-kΩ resistor pulls this pin up to VINT when disconnected.
EN3
26
I
3-V enable. (active low) Pulling this pin high (or allowing it to float high) turns off the 3-V channel by pulling the
gate of the internal pass FET to GND. An internal 200-kΩ resistor pulls this pin up to VINT when
disconnected.
FLT12
6
O
12-V fault output (active low) Open-drain output indicating that channel 12 has remained in current limit long
enough to time out the fault timer and shut the channel down. asserted when 12-V fault timer runs out
FLT3
20
O
3-V fault output (active low) Open-drain output indicating that channel 3 has remained in current limit long
enough to time out the fault timer and shut the channel down. asserted when 3-V fault timer runs out
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
7
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
TERMINAL FUNCTIONS (continued)
2
3
10
GND
25
—
Ground connections.
27
29
31
IN3
17
I
3-V input. Supply pin for the 3-V channel internal pass FET.
IN12
16
I
12-V input. Supply pin for 12-V channel internal circuitry.
OREN
11
I
12-V blocking transistor enable. (active low). Pulling this pin low allows the 12-V channel ORing function to
operate normally. Pulling this pin high (or allowing it to float high) disables the 12-V ORing function by pulling
the BLK pin low. An internal 200-kΩ resistor pulls this pin up to VINT when disconnected.
OUT12
9
I/O
12-V output. Senses the output voltage of the 12-V channel.
OUT3
18
I/O
3-V output. Output of the 3-V channel internal pass FET.
PASS
12
O
12-V pass transistor gate drive. This pin sources 30 mA to turn the FET on. An internal clamp prevents this pin
from rising more than 14.5 V above IN12.
PG12
4
O
12-V power good output,asserts when VOUT12 > V PG12 ( active low) . Open-drain output indicating that
channel 12 output voltage has dropped below the PG threshold, which nominally equals 10.5 V.
PG3
21
O
3-V power good output, asserts when VOUT3 > 2.8 V ( active low) . Open-drain output indicating that channel 3
output voltage has dropped below the PG threshold, which nominally equals 2.85 V.
SENM
13
I
12-V current limit sense. Senses the voltage on the low side of the 12-V channel current sense resistor.
SENP
15
I
12-V input sense. Senses the voltage on the high side of the 12-V channel current sense resistor.
SET
14
I
12-V current limit set. A resistor connected from this pin to SENP sets the current limit level in conjunction with
the current sense resistor and the resistor connected to the SUM12 pin, as described in 12-V thresholds,
setting current limit and fast overcurrent trip section.
SUM12
5
I/O
12 V summing node. A resistor connected from this pin to ground forms part of the channel x current limit. As
the current delivered to the load increases, so does the voltage on this pin. When the voltage on this pin
reaches 675 mV, the current limit amplifier acts to prevent the current from further increasing.
SUM3
22
I/O
3 V summing node. A resistor connected from this pin to ground forms part of the channel x current limit. As
the current delivered to the load increases, so does the voltage on this pin. When the voltage on this pin
reaches 675 mV, the current limit amplifier acts to prevent the current from further increasing.
VDD3
23
I
VINT
1
I/O
8
3-V charge pump input
Bypass capacitor connection point for internal supply. This pin connects to the internal 2.35-V rail. A 0.1-mF
capacitor must be connected from this pin to ground. Do not connect other external circuitry to this pin
except the address programming pins, as required.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
TYPICAL CHARACTERISTICS
3-V INPUT CURRENT
vs
JUNCTION TEMPERATURE
12-V TURN OFF VOLTAGE THRESHOLD
vs
JUNCTION TEMPERATURE
0.26
VTURNOFF12 –Turn Off Threshold – mV
0
IDD_3V – Input Current – mA
0.25
0.24
0.23
0.22
0.21
0.20
-50
-1
-2
-3
-4
-5
0
50
100
150
-50
TJ – Junction Temperature – °C
50
100
Figure 2.
Figure 3.
12-V INPUT CURRENT
vs
JUNCTION TEMPERATURE
12-V TURN ON THRESHOLD
vs
JUNCTION TEMPERATURE
2.4
150
12.0
VTURNON12 –Turn On Threshold – mV
VIN = 12 V
IDD_12V – Input Current – mA
0
TJ – Junction Temperature – °C
2.3
2.2
2.1
2.0
11.5
11.0
10.5
10.0
9.5
9.0
8.5
8.0
-50
0
50
100
150
-50
TJ – Junction Temperature – °C
Figure 4.
0
50
100
150
TJ – Junction Temperature – °C
Figure 5.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
9
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
TYPICAL CHARACTERISTICS (continued)
12-V INPUT CURRENT
vs
INPUT VOLTAGE
12-V CURRENT LIMIT THRESHOLD VOLTAGE
vs
JUNCTION TEMPERATURE
51.0
VILIM – Current Limit Threshold Voltage – mV
2.45
IDD – Input Current – mA
2.40
2.35
2.30
2.25
2.20
2.15
2.10
VIN = 12 V
50.8
50.6
50.4
50.2
50.0
10
11
12
13
14
-50
Figure 6.
10
0
50
100
150
TJ – Junction Temperature – °C
VIN – Input Voltage – V
Figure 7.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
TYPICAL WAVEFORMS
Figure 8. OUT3 Startup Into 22-Ω, (150 mA), 150-mF Load
.
.
Figure 9. OUT3 Load Stepped from 165 mA to 240 mA
.
.
Figure 10. OUT3 Short Circuit Under Full Load, (165 mA),
Zoom View
.
.
Figure 11. OUT3 Short Circuit Under Full Load, (165 mA),
Wide View
.
.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
11
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
TYPICAL WAVEFORMS (continued)
12
Figure 12. OUT3 Startup Into Short Circuit
.
.
Figure 13. OUT12 Startup Into 500-Ω, 830-mF Load
.
.
Figure 14. OUT12 Startup Into 80-W, 830-mF Load
.
.
Figure 15. OUT12 Short Circuit Under Full Load, (6.7 A),
Wide View
.
.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
TYPICAL WAVEFORMS (continued)
Figure 16. OUT12 Short Circuit Under Full Load, (6.7 A),
Zoom View
.
.
Figure 17. OUT12 Startup Into Short Circuit
.
.
Figure 18. OUT12 Overloaded While Supplying 6.7 A
.
.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
13
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
APPLICATION INFORMATION
The TPS2458 has been designed to simplify compliance with the PICMG-AMC.R2.0 and PICMG-MTCA.0
specifications. These specifications were developed by the PCI Industrial Computer Manufacturers Group
(PICMG). These two specifications are derivations of the PICMG-ATCA (Advanced Telecommunication
Computing Architecture) specification originally released in December, 2002.
PICMG-AMC Highlights
• AMC – Advanced Mezzanine Cards
• Designed to Plug into ATCA Carrier Boards
• AdvancedMC™ Focuses on Low Cost
• 1 to 8 AdvancedMC™ per ATCA Carrier Board
• 3.3-V Management Power – Maximum Current Draw of 150 mA
• 12-V Payload Power – Converted to Required Voltages on AMC
• Maximum 80 W Dissipation per AdvancedMC™
• Hotswap and Current Limiting and must be Present on Carrier Board
• For details, see www.picmg.org/
PICMG-MTCA Highlights
• MTCA – MicroTelecommunications Computing Architecture
• Architecture for Using AMCs without an ATCA Carrier Board
• Up to 12 AMCs per System, plus Two MicroTCA Carrier Hub (MCH)s, plus Two Cooling Units (CU)s
• Focuses on Low Cost – Commoditizes the Hardware
• All Functions of ATCA Carrier Board must be Provided
• MicroTCA is also known as MTCA, mTCA, mTCA or uTCA
• For details, see www.picmg.org/
Introduction
The TPS2458 has a 12-V power path and a 3.3-V power path. The TPS2458 is in a 32-pin QFN package. The
following sections describe the main functions of the TPS2458 and provide guidance for designing systems using
this device.
Control Logic and Power-On Reset
The TPS2458 circuitry draws power from an internal bus fed by a preregulator. A capacitor attached to the VINT
pin provides decoupling and output filtering for this preregulator. It can draw power from either of two inputs
(IN12 or IN3) or from either of the two outputs (OUT12 or OUT3). This feature allows the internal circuitry to
function regardless of which channels receive power, or from what source. The two external FET drive pins
(PASS, and BLK) are held low during startup to ensure that the 12-V channel remains off. The internal 3.3-V
channel is also held off. When the voltage on the internal VINT rail exceeds approximately 1 V, the power-on
reset circuit initializes the TPS2458.
14
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
Enable Functions
The TPS2458 provides three external enable pins for the AdvancedMC™ slot. Pulling the EN3 low turns on the
3-V channel. Pulling the EN12 pin low turns on the 12-V channel. If the EN12 pin goes high, the TPS2458 pulls
the PASS and BLK pins to ground. Pulling the OREN pin low turns on the reverse blocking logic in the 12-V
channel. If the OREN pin goes high, then the BLK pin remains low. Each of the three enable pins has an internal
200-kΩ pull-up resistor to VINT.
Power Good (PG) Outputs
The TPS2458 provides two active-low open-drain outputs that reflect the status of the two output voltage rails.
The power good output for each channel pulls low whenever the voltage on its OUT pin exceeds the PG
threshold. The 3.3-V channel has a nominal threshold of 2.85 V and the 12-V channel has a nominal threshold of
10.5 V.
Fault (FLT) Outputs
The TPS2458 provides two active-low open-drain fault outputs, one for each channel. A fault output pulls low
when the channel has remained in current limit long enough to run out the fault timer. A channel experiencing a
fault condition automatically shuts down. To clear the fault and re-enable the channel, turn the channel off and
back on using the appropriate ENx pin.
Current Limit and Fast Trip Thresholds
Both channels monitor current by sensing the voltage across a resistor. The 3.3-V channel uses an internal
sense resistor with a nominal value of 290 mΩ. The 12-V channel uses an external sense resistor that typically
lies in the range of 4 mΩ to 10 mΩ. Each channel features two distinct thresholds: a current limit threshold and a
fast trip threshold.
The current limit threshold sets the regulation point of a feedback loop. If the current flowing through the channel
exceeds the current limit threshold, then this feedback loop reduces the gate-to-source voltage imposed on the
pass FET. This causes the current flowing through the channel to settle to the value determined by the current
limit threshold. For example, when a module first powers up, it draws an inrush current to charge its load
capacitance. The current limit feedback loop ensures that this inrush current does not exceed the current limit
threshold.
The current limit feedback loop has a finite response time. Serious faults such as shorted loads require a faster
response in order to prevent damage to the pass FETs or voltage sags on the supply rails. A comparator
monitors the current flowing through the sense resistor, and if it ever exceeds the fast trip threshold it
immediately shuts off the channel. Then it will immediately attempt a normal turn on which allows the current limit
feedback loop time to respond. The fast trip threshold is normally set 2 to 5 times higher than the current limit.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
15
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
3.3-V Current Limiting
The 3.3-V management power channel includes an internal pass FET and current sense resistor. The
on-resistance of the management channel — including pass FET, sense resistor, metallization resistance, and
bond wires — typically equals 290 mΩ and never exceeds 500 mΩ. The AdvancedMC™ specification allows a
total of 1 Ω between the power source and the load. The TPS2458 never consumes more than half of this
budget.
3.3-V Fast Trip Function
The 3.3-V fast trip function protects the channel against short-circuit events. If the current through the channel
exceeds a nominal value of 300 mA, then the TPS2458 immediately disables the internal pass transistor and
then allows it to slowly turn back on into current limiting.
3.3-V Current Limit Function
The 3.3-V current limit function internally limits the current to comply with the AdvancedMC™ and MicroTCA™
specifications. External resistor RSUM3 allows the user to adjust the current limit threshold. The nominal current
limit threshold ILIMIT is shown in Equation 1.
ILIMIT =
650 V
RSUM3
(1)
A 3320-Ω resistor gives a nominal current limit of ILIMIT = 195 mA which complies with AdvancedMC™ and
MicroTCA™ specifications. This resistance corresponds to an EIA 1% value. Alternatively, a 3.3-kΩ resistor also
suffices. Whenever the 3.3-V channel enters current limit, its fault timer begins to operate (see Fault Timer
Programming section).
3.3-V Over-Temperature Shutdown
The 3.3-V over-temperature shutdown trips if the 3.3-V channel remains in current limit so long that the die
temperature exceeds approximately 140 °C. When this occurs, the chip turns off until the it cools by
approximately 10 °C. This feature prevents a prolonged fault on one 3.3-V channel from disabling the other 3.3-V
channel, or disabling the 12-V channel.
16
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
12-V Fast Trip and Current Limiting
Figure 19 shows a simplified block diagram of the circuitry associated with the fast trip and current limit circuitry
in the 12-V channel, which requires an external N-channel pass FET and three external resistors. These resistors
allow the user to independently set the fast trip threshold and the current limit threshold, as described below.
12-V Fast Trip Function
The 12-V fast trip function is designed to protect the channel against short-circuit events. If the voltage across
RSENSE exceeds a nominal threshold of 100 mV, the device will immediately disable the pass transistor and
declare a fault condition. The nominal fast trip threshold is shown in Equation 2.
IFT =
100 mV
RS
(2)
12-V Current Limit Function
The 12-V current limit function regulates the PASS pin voltage to prevent the current through the channel from
exceeding ILIMIT. The current limit circuitry includes two amplifiers, A1 and A2, as shown in Figure 19. Amplifier A1
forces the voltage across external resistor RSET to equal the voltage across external resistor RSENSE. The current
that flows through RSET also flows through external resistor RSUM, generating a voltage on the 12SUM pin is
shown in Equation 3.
æR
´ RSUM ö
V12SUM = ç SENSE
÷ ´ ISENSE
R
SET
è
ø
(3)
Amplifier A2 senses the voltage on the 12SUM pin. As long as this voltage is less than the reference voltage on
its positive input (nominally 0.675 V), the amplifier sources current to PASS. When the voltage on the 12SUM pin
exceeds the reference voltage, amplifier A2 begins to sink current from the PASS pin. The gate-to-source voltage
of pass FET MPASS drops until the voltages on the two inputs of amplifier A2 balance. The current flowing
through the channel then nominally is shown in Equation 4.
æ
ö
RSET
ILIMIT = ç
÷ ´ 0.675 V
è RSUM ´ RSENSE ø
(4)
The recommended value of RSUM is 6810 Ω. This resistor should never equal less than 675 Ω to prevent
excessive currents from flowing through the internal circuitry. Using the recommended values of RSENSE = 5 m
and RSUM = 6810 Ω gives Equation 5.
æ 0.0198 A
ILIMIT = ç
W
è
ö
÷ ´ R SET
ø
(5)
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
17
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
A system capable of powering an 80-W AdvancedMC™ module consumes a maximum of 8.25 A according to
MicroTCA™ specifications. The above equation suggests RSET = 417 Ω. The nearest 1% EIA value equals 422
Ω. The selection of RSET for MicroTCA™ power modules is described in the Redundant vs. Non-redundant Inrush
Current Limiting section.
RSENSE
IN12
OUT12
RSET
SET
SENP
SENM
Fast Trip
Comparator
PASS
+
100 mV
+
30 mA
A1
675 mV
60 mA
A2
+
SUM12
RSUM
Figure 19. 12-V Channel Threshold Circuitry
Fault Timer Programming
The fault timer of the two channels in a TPS2458 use identical internal circuitry. Each channel requires an
external capacitor CT connected between the CTx pin and ground. When a channel goes into current limit, the
TPS2458 injects 10 mA into the external capacitor. If the channel remains in current limit long enough for the
voltage on the CTx pin to reach 1.35 V, then the TPS2458 shuts the channel down and pulls the FLTx pin low to
declare a fault. If the channel does not remain in current limit long enough to trip the timer, then the CTx
capacitor is discharged through an internal 200-Ω pulldown resistor. The nominal fault time tF is shown in
Equation 6.
tF =
1.35 V
´ CT
10 mA
CT = TF ´ 7.4 ´ 10
(6)
-6
(7)
The user should select capacitors that provide the shortest fault times sufficient to allow down-stream loads and
bulk capacitors to charge. Shorter fault times reduce the stresses imposed on the pass FETs under fault
conditions. This consideration may allow the use of smaller and less expensive FETs for the 12-V channels.
18
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
Multiswap Operation in Redundant Systems
TheTPS2458 features an additional mode of operation called Multiswap redundancy. This technique does not
require a microcontroller, making it simpler and faster than the redundancy schemes described in the
MicroTCA™standard. Multiswap is especially attractive for AdvancedMC™ applications that require redundancy
but need not comply with the MicroTCA™ power module standard.
In order to implement Multiswap redundancy, connect the SUM pins of the redundant channels together and tie a
single RSUM resistor from this node to ground. The current limit thresholds now apply to the sum of the currents
delivered by the redundant supplies. When implementing Multiswap redundancy on 12-V channels, all of the
channels must use the same values of resistors for RSENSE and RSET.
Figure 20 compares the redundancy technique advocated by the MicroTCA™ specification with Multiswap
redundancy. MicroTCA™ redundancy independently limits the current delivered by each power source. The
current drawn by the load cannot exceed the sum of the current limits of the individual power sources. Multiswap
redundancy limits the current drawn by the load to a fixed value regardless of the number of operational power
sources. Removing or inserting power sources within a Multiswap system does not affect the current limit seen
by the load.
MicroTCA
TM
Redundancy
Multiswap Redundancy
Power Source 1
Power Source 2
Power Source 1
Power Source 2
TPS2458
TPS2458
TPS2458
TPS2458
SUM3
SUM3
SUM12
SUM3
Backplane
RSUM3
RSUM12
mC
SUM12
RSUM3
mC
SUM12
R SU M12
SUM3
RSUM3
R SU M12
SUM12
Backplane
Figure 20. MicroTCA Redundancy vs. Multiswap Redundancy
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
19
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
12-V Inrush Slew Rate Control
Although it is possible to slow the gate slew rate it is very unlikely that would be necessary since the TPS2458
limits inrush current at turn on. The limit level is programmed by the user.
As normally configured, the turn-on slew rate of the 12-V channel output voltage VOUT is shown in Equation 8.
DVOUT ISFC
@
Dt
Cg
(8)
where Isrc equals the current sourced by the PASS pin (nominally 30 mA) and Cg equals the effective gate
capacitance. For purposes of this computation, the effective gate capacitance approximately equals the reverse
transfer capacitance, Crss. To reduce the slew rate, increase Cg by connecting additional capacitance from PASS
to ground. Place a resistor of at least 1000 Ω in series with the additional capacitance to prevent it from
interfering with the fast turn off of the FET.
RSENSE
IN12
OUT12
100 W
C
R > 1 kW
12
PASS
TPS2458
Figure 21. RC Slew Rate Control
12-V ORing Operation for Redundant Systems
The 12-V channels use external pass FETs to provide reverse blocking. The TPS2458 pulls the BLK pin high
when the input-to-output differential voltage VIN12–OUT12 exceeds a nominal value of 10 mV, and it pulls the
pin low when this differential falls below a nominal value of –3 mV. These thresholds provide a nominal 13 mV of
hysteresis to help prevent false triggering (Figure 21).
V GATE
The source of the blocking FET connects to the source of the pass FET, and the drain of the blocking FET
connects to the load. This orients the body diode of the blocking FET such that it conducts forward current and
blocks reverse current. The body diode of the blocking FET does not normally conduct current because the FET
turns on when the voltage differential across it exceeds 10 mV.
10 m V
Gnd
- 3 mV
25 V
V OR
Figure 22. ORing Thresholds
20
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
Layout Considerations
TPS2458 applications require layout attention to ensure proper performance and minimize susceptibility to
transients and noise. In general, all runs should be as short as possible but the list below deserves first
consideration.
1. Decoupling capacitors on IN12 and IN3 should have minimal length to the pin and to GND.
2. SENM and SENP runs must be short and run side by side to maximize common mode rejection. Kelvin
connections should be used at the points of contact with RSENSE. (Figure 23).
3. SET runs need to be short on both sides of RSET.
4. These runs should be as short as possible and sized to carry at least 20 A, more if possible.
(a) Runs on both side of RSENSE.
(b) Runs from the drains and sources of the external FETs.
5. Runs from the BLK FETs to OUT12 should be as short as possible.
6. Runs connecting to IN3 and OUT3 should be sized for 1 A or more.
7. Connections to GND and SUM pins should be minimized after the runs above have been placed.
8. The device will dissipate low average power so soldering the powerpad to the board is not a requirement.
However, doing so will improve thermal performance and reduce susceptibility to noise.
LOAD CURRENT
PATH
LOAD CURRENT
PATH
SENSE
RESISTOR
R SET
R SET
15 14 13
15 14 13
TPS2458
TPS2458
(a)
(b)
*ADDITIONAL DETAILS OMITTED FOR CLARITY.
Figure 23. Recommended RSENSE Layout
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
21
TPS2458
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
www.ti.com
Transient Protection
TPS2458 devices in deployed systems are not likely to have long, inductive feeds or long load wires. However, it
is always advised that an analysis be performed to determine the need for transient protection. When the
TPS2458 interrupts current flow any inductance on the input will tend to cause a positive voltage spike on the
input and any inductance on the output will tend to cause a negative voltage spike on the output. The following
equations allow the designer to make a reasonably accurate prediction of the voltage spike due to interruptions in
current.
VSPIKE = VNOM + ILOAD ´ L
C
where
•
•
•
•
•
VNOM is the nominal voltage at terminal being analyzed
L is the combined inductance of feed to RTN lines.
C is the capacitance at point of disconnect.
ILOAD is the current through terminal at TDISCONNECT
æ
æ æ 4 ´ length ö
öö
- 0.75 ÷ ÷
LSTRAIGHTWIRE @ ç 0.2 ´ length ´ ç ln ç
÷
ç
÷
è è diameter ø
øø
è
(9)
This equation can be used to calculate the capacitance required to limit the voltage spike to a desired level
above the nominal voltage.
C=
22
LI2
(VSPIKE - VNOM )2
(10)
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
TPS2458
www.ti.com
SLUS916B – FEBRUARY 2009 – REVISED MAY 2010
REVISION HISTORY
Changes from Revision A (August 2009) to Revision B
Page
•
Changed Typical Application Diagram .................................................................................................................................. 1
•
Changed 12-V Channel Circuitry Diagram ........................................................................................................................... 5
•
Changed Figure 19 ............................................................................................................................................................. 18
•
Added Equation 7 ............................................................................................................................................................... 18
•
Changed Figure 21 ............................................................................................................................................................. 20
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): TPS2458
23
PACKAGE MATERIALS INFORMATION
www.ti.com
3-Jun-2022
TAPE AND REEL INFORMATION
REEL DIMENSIONS
TAPE DIMENSIONS
K0
P1
B0 W
Reel
Diameter
Cavity
A0
B0
K0
W
P1
A0
Dimension designed to accommodate the component width
Dimension designed to accommodate the component length
Dimension designed to accommodate the component thickness
Overall width of the carrier tape
Pitch between successive cavity centers
Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
Sprocket Holes
Q1
Q2
Q1
Q2
Q3
Q4
Q3
Q4
User Direction of Feed
Pocket Quadrants
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
TPS2458RHBR
VQFN
RHB
32
3000
330.0
12.4
5.3
5.3
1.5
8.0
12.0
Q2
TPS2458RHBT
VQFN
RHB
32
250
180.0
12.4
5.3
5.3
1.5
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
3-Jun-2022
TAPE AND REEL BOX DIMENSIONS
Width (mm)
W
L
H
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
TPS2458RHBR
VQFN
RHB
32
3000
356.0
356.0
35.0
TPS2458RHBT
VQFN
RHB
32
250
210.0
185.0
35.0
Pack Materials-Page 2
GENERIC PACKAGE VIEW
RHB 32
VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
5 x 5, 0.5 mm pitch
Images above are just a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4224745/A
www.ti.com
PACKAGE OUTLINE
RHB0032E
VQFN - 1 mm max height
SCALE 3.000
PLASTIC QUAD FLATPACK - NO LEAD
5.1
4.9
A
B
PIN 1 INDEX AREA
(0.1)
5.1
4.9
SIDE WALL DETAIL
OPTIONAL METAL THICKNESS
20.000
C
1 MAX
SEATING PLANE
0.05
0.00
0.08 C
2X 3.5
(0.2) TYP
3.45 0.1
9
EXPOSED
THERMAL PAD
16
28X 0.5
8
17
2X
3.5
SEE SIDE WALL
DETAIL
SYMM
33
32X
24
1
PIN 1 ID
(OPTIONAL)
32
0.3
0.2
0.1
0.05
C A B
C
25
SYMM
32X
0.5
0.3
4223442/B 08/2019
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
EXAMPLE BOARD LAYOUT
RHB0032E
VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
( 3.45)
SYMM
32
25
32X (0.6)
1
24
32X (0.25)
(1.475)
28X (0.5)
33
SYMM
(4.8)
( 0.2) TYP
VIA
8
17
(R0.05)
TYP
9
(1.475)
16
(4.8)
LAND PATTERN EXAMPLE
SCALE:18X
0.07 MIN
ALL AROUND
0.07 MAX
ALL AROUND
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
NON SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4223442/B 08/2019
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
EXAMPLE STENCIL DESIGN
RHB0032E
VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
4X ( 1.49)
(0.845)
(R0.05) TYP
32
25
32X (0.6)
1
24
32X (0.25)
28X (0.5)
(0.845)
SYMM
33
(4.8)
17
8
METAL
TYP
16
9
SYMM
(4.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
EXPOSED PAD 33:
75% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE
SCALE:20X
4223442/B 08/2019
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated