Sample &
Buy
Product
Folder
Support &
Community
Tools &
Software
Technical
Documents
Reference
Design
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
TPS6242x 2.25-MHz 600-mA and 1000-mA Dual Step-Down
Converter in Small 3-mm × 3-mm VSON Package
1 Features
3 Description
•
•
•
•
•
•
The TPS6242x device is a synchronous dual stepdown DC–DC converter. It provides two independent
output voltage rails powered by 1-cell Li-Ion or 3-cell
NiMH/NiCD batteries. The device is also suitable to
operate from a standard 3.3-V or 5-V voltage rail.
1
•
•
•
•
•
•
•
High Efficiency up to 95%
VIN Range from 2.5 V to 6 V
2.25-MHz Fixed Frequency Operation
Output Current 600 mA and 1000 mA
Adjustable Output Voltage from 0.6 V to VIN
Pin Selectable Output Voltage Supports Simple
Dynamic Voltage Scaling
Optional EasyScale™ One-Pin Serial Interface for
Dynamic Output Voltage Adjustment
Power-Save Mode at Light Load Currents
180° Out of Phase Operation
Output Voltage Accuracy in PWM Mode ±1%
Typical 32-μA Quiescent Current for both
Converters
100% Duty Cycle for Lowest Dropout
Available in a 10-Pin VSON (3 mm × 3 mm)
2 Applications
•
•
•
•
•
•
Cell Phones, Smart-phones
PDAs, Pocket PCs
OMAP™ and Low Power DSP Supply
Portable Media Players
Digital Radios
Digital Cameras
With an input voltage range of 2.5 V to 6 V, the
TPS6242x is ideal for battery-powered portable
applications like smart phones, PDAs, and other
portable equipment.
With the EasyScale™ serial interface the output
voltages can be modified during operation. It
therefore supports dynamic voltage scaling for low
power DSP and processors.
The TPS6242x operates at 2.25-MHz fixed switching
frequency and enter the power-save mode operation
at light load currents to maintain high efficiency over
the entire load current range. For low-noise
applications the devices can be forced into fixedfrequency PWM mode by pulling the MODE/DATA
pin High. In the shutdown mode, the current
consumption is reduced to 1.2 μA. The device allows
the use of small inductors and capacitors to achieve a
small solution size.
The TPS6242x operates over a free-air temperature
range of –40°C to 85°C. It is available in a 10-pin
leadless package (3 mm × 3 mm VSON)
Device Information(1)
PART NUMBER
PACKAGE
TPS62420
TPS62421
BODY SIZE (NOM)
VSON (10)
3.00 mm × 3.00 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Typical Application Schematic
Efficiency vs Output Current
TPS62420
VIN
FB 1
SW1
CIN
90
L1
2.2 μH
10 μF
VOUT1 = 1.5V
R11
270kΩ
DEF_1
MODE/
DATA
2.2 μH
V OUT2 = 1.8V
Cff2
R21
360kΩ 33pF
ADJ2
GND
V OUT2 = 1.8V
V IN = 3.6V
L2
SW2
70
COUT1 = 22 µF
R12
180kΩ
EN_1
EN_2
80
up to 600mA
R22
180kΩ
Up to 1000mA
COUT2 = 22 µF
Efficiency
VIN 2.5V – 6V
100
MODE/DATA = 0
60
50
V OUT1 = 1.5V
40
30
20
10
0
0.01
0.1
1
10
100
1000
I OUT mA
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Device Comparison Table.....................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
3
4
7.1
7.2
7.3
7.4
7.5
7.6
7.7
4
4
4
4
5
6
7
Absolute Maximum Ratings ......................................
ESD Ratings..............................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Dissipation Ratings ...................................................
Typical Characteristics ..............................................
Detailed Description .............................................. 8
8.1 Overview ................................................................... 8
8.2 Functional Block Diagram ......................................... 9
8.3 Feature Description................................................. 10
8.4 Device Functional Modes........................................ 11
8.5 Programming........................................................... 13
8.6 Register Maps ......................................................... 17
9
Application and Implementation ........................ 21
9.1 Application Information............................................ 21
9.2 Typical Applications ................................................ 22
10 Power Supply Recommendations ..................... 28
11 Layout................................................................... 28
11.1 Layout Guidelines ................................................. 28
11.2 Layout Example .................................................... 28
12 Device and Documentation Support ................. 30
12.1
12.2
12.3
12.4
12.5
12.6
Device Support......................................................
Related Links ........................................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
30
30
30
30
30
30
13 Mechanical, Packaging, and Orderable
Information ........................................................... 30
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision C (June 2010) to Revision D
•
2
Page
Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional
Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device
and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .............................. 1
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
5 Device Comparison Table
PART
NUMBER
DEFAULT
OUTPUT VOLTAGE (1)
OUT1
TPS62420
TPS62421
(1)
(2)
(3)
OUTPUT
CURRENT
600 mA
Adjustable
OUT2
OUT1: DEF_1 = Low
1.2 V
OUT1: DEF_1 = High
1.8 V
OUT2
1.8 V
PACKAGE (2)
1000 mA
ORDERING (3)
PACKAGE
MARKING
TPS62420DRC
BQF
TPS62421DRC
QTQ
DRC
600 mA
1000 mA
Contact TI for other fixed output voltage options.
The DRC (VSON 10 PIN) package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel, T suffix for 250
parts per reel.
For the most current ordering information see the Mechanical, Packaging, and Orderable Information section or see the TI website
www.ti.com.
6 Pin Configuration and Functions
DRC Package
10-Pin VSON
Top View
ADJ2
1
MODE/DATA
2
VIN
3
FB1
4
DEF_1
5
10
SW2
9
EN2
8
GND
7
EN1
6
SW1
D
PA
r
e
w
o
P
Pin Functions
PIN
NAME
NO.
ADJ2
1
I/O
DESCRIPTION
I
Input to adjust output voltage of converter 2. In adjustable version (TPS62420) connect an external
resistor divider between VOUT2, this pin and GND to set output voltage between 0.6 V and VIN. If
EasyScale™ interface is used for converter 2, this pin must be directly connected to the output.
MODE/DATA
2
I
This Pin has 2 functions:
1. Operation mode selection: With low level, power-save mode is enabled where the device operates in
PFM mode at light loads and enters automatically PWM mode at heavy loads. Pulling this PIN to
High forces the device to operate in PWM mode over the whole load range.
2. EasyScale™ interface function: One wire serial interface to change the output voltage of both
converters. The pin has an open-drain output to provide an acknowledge condition if requested. The
current into the open-drain output stage may not exceed 500 μA. The interface is active if either EN1
or EN2 is High.
VIN
3
I
Supply voltage, connect to VBAT, 2.5 V to 6 V
FB1
4
I
Direct feedback voltage sense input of converter 1, connect directly to VOUT1. An internal feed-forward
capacitor is connected between this pin and the error amplifier. In case of fixed output voltage versions or
when the interface is used, this pin is connected to an internal resistor divider network.
DEF_1
5
I/O
This pin defines the output voltage of converter 1. The pin acts in TPS62420 as an analog input for output
voltage setting through external resistors. In fixed default output voltage versions this pin is a digital input
to select between two fixed default output voltages, see table ordering information.
In TPS62420 an external resistor network needs to be connected to this pin to adjust the default output
voltage.
SW1
6
–
Switch pin of converter 1. Connected to inductor
EN1
7
I
Enable input for converter 1, active high
GND
8
I
GND for both converters, this pin should be connected with the PowerPAD
EN2
9
I/O
Enable input for converter 2, active high
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
3
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Pin Functions (continued)
PIN
NAME
NO.
I/O
DESCRIPTION
SW2
10
–
Switch pin of converter 2. Connected to inductor.
PowerPAD™
–
–
Connect to GND
7 Specifications
7.1 Absolute Maximum Ratings
Over operating free-air temperature range (unless otherwise noted) (1)
Input voltage on VIN
(2)
Voltage on EN, MODE/DATA, DEF_1
MIN
MAX
UNIT
–0.3
7
V
–0.3
VIN +0.3, ≤7
V
500
μA
Voltage on SW1, SW2
–0.3
7
V
Voltage on ADJ2, FB1
–0.3
VIN +0.3, ≤7
V
150
°C
Maximum current into MODE/DATA
TJ(max)
Maximum junction temperature
TA
Operating ambient temperature
–40
85
°C
Tstg
Storage temperature
–65
150
°C
(1)
(2)
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.
All voltage values are with respect to network ground terminal.
7.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic discharge
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)
±2000
Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)
±1000
UNIT
V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
7.3 Recommended Operating Conditions
Over operating free-air temperature range (unless otherwise noted)
MIN
MAX
Supply voltage
2.5
6
V
Output voltage range for adjustable voltage
0.6
VIN
V
TA
Operating ambient temperature
–40
85
°C
TJ
Operating junction temperature
–40
125
°C
VIN
UNIT
7.4 Thermal Information
TPS62420, TPS62421
THERMAL METRIC (1)
DRC (VSON)
UNIT
10 PINS
RθJA
Junction-to-ambient thermal resistance
45.9
°C/W
RθJC(top)
Junction-to-case (top) thermal resistance
64.3
°C/W
RθJB
Junction-to-board thermal resistance
20.4
°C/W
ψJT
Junction-to-top characterization parameter
1.3
°C/W
ψJB
Junction-to-board characterization parameter
20.6
°C/W
RθJC(bot)
Junction-to-case (bottom) thermal resistance
2.8
°C/W
(1)
4
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
7.5 Electrical Characteristics
VIN = 3.6 V, VOUT = 1.8 V, EN = VIN, MODE = GND, L = 2.2 μH, COUT = 20 μF, TA = –40°C to 85°C typical values are at TA =
25°C (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
One converter, IOUT = 0 mA. PFM mode
enabled (Mode = 0) device not switching,
EN1 = 1 or EN2 = 1
19
29
Two converter, IOUT = 0 mA. PFM mode
enabled (Mode = 0) device not switching,
EN1 = 1 and EN2 = 1
32
IOUT = 0 mA, MODE/DATA = GND, for one
converter, VOUT 1.575 V (1)
23
IOUT = 0 mA, MODE/DATA = VIN, for one
converter, VOUT 1.575 V (1)
3.6
EN1, EN2 = GND, VIN = 3.6 V (2)
1.2
3
EN1, EN2 = GND, VIN ramped from 0 V to
3.6 V (3)
0.1
1
Falling
1.5
2.35
UNIT
SUPPLY CURRENT
VIN
Input voltage range
IQ
2.5
Operating quiescent current
ISD
Shutdown current
VUVLO
Undervoltage lockout threshold
6
V
μA
48
μA
Rising
μA
mA
2.4
μA
V
ENABLE EN1, EN2
VIH
High-level input voltage, EN1,
EN2
1.2
VIN
VIL
Low-level input voltage, EN1,
EN2
0
0.4
IIN
Input bias current, EN1, EN2
EN1, EN2 = GND or VIN
0.05
1.0
V
V
μA
DEF_1 INPUT
VDEF_1H
DEF_1 high level input voltage
VDEF_1L
DEF_1 low level input voltage
DEF_1 pin is a digital input at fixed output
voltage options (TPS62421)
IIN
Input biasd current DEF_1
DEF_1 = GND or VIN
0.9
VIN
0
0.4
0.01
V
1
μA
V
MODE/DATA
VIH
High-level input voltage,
MODE/DATA
1.2
VIN
VIL
Low-level input voltage,
MODE/DATA
0
0.4
IIN
Input bias current, MODE/DATA
MODE/DATA = GND or VIN
VOH
Acknowledge output voltage high
Open-drain, through external pullup resistor
VOL
Acknowledge output voltage low
Open-drain, sink current 500 μA
0.01
0
V
1
μA
VIN
V
0.4
V
INTERFACE TIMING
tStart
Start time
tH_LB
High time low bit, logic 0
detection
Signal level on MODE/DATA pin is > 1.2 V
tL_LB
Low time low bit, logic 0
detection
tL_HB
μs
2
2
200
Signal level on MODE/DATA pin < 0.4 V
2x tH_LB
400
Low time high bit, logic 1
detection
Signal level on MODE/DATA pin < 0.4 V
2
200
tH_LB
High time high bit, logic 1
detection
Signal level on MODE/DATA pin is > 1.2 V
2x tL_HS
400
TEOS
End of Stream
TEOS
(1)
(2)
(3)
2
μs
μs
μs
μs
μs
Device is switching with no load on the output, L = 3.3 μH, value includes losses of the coil
These values are valid after the device has been already enabled one time (EN1 or EN2 = High) and supply voltage VIN has not
powered down.
After the first enable, these values are valid when the device is disabled (EN1 and EN2 = Low) and supply voltage VIN is powered up.
The values remain valid until the device has been enabled first time (EN1 or EN2 = high).
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
5
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Electrical Characteristics (continued)
VIN = 3.6 V, VOUT = 1.8 V, EN = VIN, MODE = GND, L = 2.2 μH, COUT = 20 μF, TA = –40°C to 85°C typical values are at TA =
25°C (unless otherwise noted)
PARAMETER
tACKN
TEST CONDITIONS
Duration of acknowledge
condition (MODE/DATE line
pulled low by the device)
MIN
VIN 2.5 V to 6 V
TYP
400
MAX
UNIT
520
μs
tvalACK
Acknowledge valid time
ttimeout
Time-out for entering power-save MODE/DATA pin changes from high to low
mode
2
520
μs
μs
POWER SWITCH
RDS(ON)
P-channel MOSFET onresistance, converter 1, 2
VIN = VGS = 3.6 V
ILK_PMOS
P-channel leakage current
VDS = 6 V
RDS(ON)
N-channel MOSFET onresistance converter 1, 2
VIN = VGS = 3.6 V
ILK_SW1/SW2
Leakage current into SW1/SW2
pin
Includes N-Chanel leakage current,
VIN = open, VSW = 6 V, EN = GND (4)
ILIMF
Forward current
limit PMOS and
NMOS
TSD
Thermal shutdown
Increasing junction temperature
150
°C
Thermal shutdown hysteresis
Decreasing junction temperature
20
°C
OUT1 600
mA
280
620
200
450
6
7.5
0.85
1.0
1.15
1.19
1.4
1.61
1
2.5 V ≤ VIN ≤ 6 V
OUT2 1000
mA
mΩ
μA
mΩ
μA
A
OSCILLATOR
fSW
2.5 V ≤ VIN ≤ 6 V
Oscillator frequency
2.0
2.25
2.5
MHz
OUTPUT
VOUT
Adjustable output voltage range
Vref
Reference voltage
0.6
Voltage positioning active,
MODE/DATA = GND, device operating in
PFM mode, VIN = 2.5 V to 5 V (6) (7)
VOUT (PFM)
–1.5% 1.01 × VOUT
DC output voltage accuracy PFM
mode, adjustable and fixed
MODE/DATA = GND; device operating in
output voltage (5)
PWM mode VIN = 2.5 V to 6 V (7)
VOUT
VIN
600
VIN = 2.5 V to 6 V, Mode/Data = VIN , Fixed
PWM operation, 0 mA < IOUT < IOUTMAX (8)
0%
1%
–1%
0%
1%
0.5
(9)
tStart up
Start-up time
Activation time to start switching
tRamp
VOUT Ramp UP time
Time to ramp from 5% to 95% of VOUT
(4)
(5)
(6)
(7)
(8)
(9)
2.5%
–1%
DC output voltage load regulation PWM operation mode
V
mV
%/A
170
μs
750
μs
At pins SW1 and SW2 an internal resistor of 1 MΩ is connected to GND
Output voltage specification does not include tolerance of external voltage programming resistors
Configuration L typ 2.2 μH, COUT typical 20 μF, see parameter measurement information, the output voltage ripple depends on the
effective capacitance of the output capacitor, larger output capacitors lead to tighter output voltage tolerance
In power-save mode, PWM operation is typically entered at IPSM = VIN/32 Ω.
For VOUT > 2.2 V, VIN min = VOUT +0.3 V
This time is valid if one converter turns from shutdown mode (EN2 = 0) to active mode (EN2 =1) and the other converter is already
enabled (that is, EN1 = 1). In case both converters are turned from shutdown mode (EN1 and EN2 = Low) to active mode (EN1 and/or
EN2 = 1) a value of typical 80 μs for ramp up of internal circuits needs to be added. After tStart the converter starts switching and ramps
VOUT.
7.6 Dissipation Ratings
6
PACKAGE
RθJA
POWER RATING FOR TA ≤ 25°C
DERATING FACTOR ABOVE TA = 25°C
DRC
49°C/W
2050 mW
21 mW/°C
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
7.7 Typical Characteristics
24
2.5
2.45
23
2.4
85°C
22
Iddq - mA
Fosc - MHz
2.35
2.3
-40°C
2.25
25°C
21
20
2.2
25°C
2.15
-40°C
19
85°C
2.1
18
2.05
2
2.5
3
3.5
4
4.5
VIN - V
5.5
5
17
2.5
6
3
3.5
4
4.5
5
5.5
6
VIN - V
Figure 1. FOSC vs VIN
Figure 2. Iq For One Converter, Not Switching
0.55
42
0.5
40
0.45
38
RDSon - W
Iddq - mA
85°C
36
25°C
34
0.4
85°C
0.35
25°C
0.3
32
-40°C
0.25
-40°C
30
0.2
0.15
2.5
28
2.5
3
3.5
4
4.5
5
5.5
6
3
3.5
4
VIN - V
4.5
5
5.5
6
VIN - V
Figure 3. Iq For Both Converters, Not Switching
Figure 4. RDSON PMOS vs VIN
0.3
0.25
RDSon - W
85°C
0.2
25°C
-40°C
0.15
0.1
0.05
2.5
3
3.5
4
4.5
5
5.5
6
VIN - V
Figure 5. RDSON NMOS vs VIN
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
7
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
8 Detailed Description
8.1 Overview
The TPS6242x includes two synchronous step-down converters. The converters operate with typically 2.25-MHz
fixed frequency pulse width modulation (PWM) at moderate to heavy load currents. If power-save mode is
enabled, the converters automatically enter power-save mode at light load currents and operate in pulse
frequency modulation (PFM). During PWM operation the converters use a unique fast response voltage mode
controller scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of
small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the
P-channel MOSFET switch is turned on and the inductor current ramps up until the comparator trips and the
control logic turns off the switch.
Each converter integrates two current limits, one in the P-channel MOSFET and another one in the N-channel
MOSFET. When the current in the P-channel MOSFET reaches its current limit, the P-channel MOSFET is
turned off and the N-channel MOSFET is turned on. If the current in the N-channel MOSFET is above the NMOS current limit threshold, the N-channel MOSFET remains on until the current drops below its current limit.
The two DC/DC converters operate synchronized to each other. A 180° phase shift between converter 1 and
converter 2 decreases the input RMS current.
8.1.1 Converter 1
In the adjustable output voltage version TPS62420 the converter 1 output voltage can be set through an external
resistor network on pin DEF_1, which operates as an analog input. In this case, the output voltage can be set in
the range of 0.6 V to VIN. The FB1 pin must be directly connected to the converter 1 output voltage VOUT1. It
feeds back the output voltage directly to the regulation loop.
The output voltage of converter 1 can also be changed by the EasyScale™ serial interface. This makes the
device very flexible for output voltage adjustment. In this case, the device uses an internal resistor network.
In the fixed default output voltage version like TPS62421, the DEF_1 pin is configured as a digital input. The
converter 1 defaults to 1.2 V or 1.8 V depending on the level of DEF_1 pin. If DEF_1 is low the default is 1.2 V; if
high, the default is 1.8 V. With the EasyScale™ interface, the output voltage for each DEF_1 pin condition (high
or low) can be changed.
8.1.2 Converter 2
In the adjustable output voltage version TPS62420, the converter 2 output voltage is set by an external resistor
divider connected to ADJ2 pin and uses an external feed-forward capacitor of 33 pF.
In fixed output voltage version TPS62421, the default output voltage is fixed to 1.8 V. In this case, the ADJ2 pin
must be connected directly to the converter 2 output voltage VOUT2. It is also possible to change the output
voltage of converter 2 through the EasyScale™ interface. In this case, the ADJ2 pin must be directly connected
to converter 2 output voltage VOUT2 and no external resistors may be connected.
8
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
8.2 Functional Block Diagram
VIN
PMOS Current
Limit Comparator
Converter 1
VIN
FB_VOUT
Thermal
Shutdown
Softstart
VREF +1%
Skip Comp.
EN1
FB_VOUT
VREF- 1%
Ext. res. network
DEF1
Skip Comp. Low
VREF
Control
Stage
Error Amp.
Internal
FB
VOUT1 compensated
Int. Resistor
Network
PWM
Comp.
Cff 25pF
SW1
MODE
Register
RI 1
Sawtooth
Generator
DEF1_High
RI3
RI..N
FB1
Gate Driver
GND
DEF1_Low
Average
Current Detector
Skip Mode Entry
Note A
NMOS Current
Limit Comparator
CLK 0°
Reference
Easy Scale
Interface
Mode/
DATA
ACK
MOSFET
Open drain
Undervoltage
Lockout
PMOS Current
Limit Comparator
CLK 180°
Converter 2
Int. Resistor
Network
Load Comparator
2.25MHz
Oscillator
VIN
FB_VOUT
VREF +1%
Skip Comp.
Register
FB_VOUT
DEF2
Note B
Cff 25pF
VREF- 1%
Skip Comp. Low
VREF
Error Amp.
RI 1
Internal
compensated
RI..N
Control
Stage
Gate Driver
PWM
Comp.
SW2
MODE
FB_VOUT2
ADJ2
Thermal
Shutdown
Sawtooth
Generator
CLK 180°
Softstart
GND
Average
Current Detector
Skip Mode Entry
NMOS Current
Limit Comparator
EN2
Load Comparator
GND
A.
In fixed output voltage version, the pin DEF_1 is connected to an internal digital input and disconnected from the error
amplifier
B.
To set the output voltage of converter 2 through EasyScale™ interface, ADJ2 pin must be directly connected to VOUT2
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
9
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
8.3 Feature Description
8.3.1 Dynamic Voltage Positioning
This feature reduces the voltage undershoots and overshoots at load steps from light to heavy load and vice
versa. It is activated in power-save mode operation. It provides more headroom for both the voltage drop at a
load step, and the voltage increase at a load throw-off. This improves load transient behavior.
At light loads, in which the converter operate in PFM mode, the output voltage is regulated typically 1% higher
than the nominal value. In case of a load transient from light load to heavy load, the output voltage drops until it
reaches the skip comparator low threshold set to –2% below the nominal value and enters PWM mode. During a
load throw off from heavy load to light load, the voltage overshoot is also minimized due to active regulation
turning on the N-channel switch.
Smooth
increased load
+1%
PFM Mode
light load
Fast load transient
PFM Mode
light load
VOUT_NOM
PWM Mode
medium/heavy load
PWM Mode
medium/heavy load
PWM Mode
medium/heavy load
COMP_LOW threshold –1%
Figure 6. Dynamic Voltage Positioning
8.3.2 Undervoltage Lockout
The undervoltage lockout circuit prevents the device from malfunctioning at low input voltages and from
excessive discharge of the battery and disables the converters. The under-voltage lockout threshold is typically
1.5 V, maximum is 2.35 V. In case the default register values are overwritten by the interface, the new values in
the registers REG_DEF_1_Low and REG_DEF_2 remain valid as long the supply voltage does not fall under the
undervoltage lockout threshold, independent of whether the converters are disabled.
8.3.3 Mode Selection
The MODE/DATA pin allows mode selection between forced PWM mode and power-save mode for both
converters. Furthermore, this pin is a multi-purpose pin and provides (besides mode selection) a one-pin
interface to receive serial data from a host to set the output voltage. This is described in the section EasyScale™
interface.
Connecting this pin to GND enables the automatic PWM and power-save mode operation. The converters
operate in fixed-frequency PWM mode at moderate to heavy loads and in the PFM mode during light loads,
maintaining high efficiency over a wide load current range.
Pulling the MODE/DATA pin high forces both converters to operate constantly in the PWM mode even at light
load currents. The advantage is the converters operate with a fixed frequency that allows simple filtering of the
switching frequency for noise sensitive applications. In this mode, the efficiency is lower compared to the powersave mode during light loads. For additional flexibility it is possible to switch from power-save mode to forced
PWM mode during operation. This allows efficient power management by adjusting the operation of the converter
to the specific system requirements.
In case the operation mode will be changed from forced PWM mode (MODE/DATA = High) to power-save mode
Enable (MODE/DATA = 0) the power-save mode will be enabled after a delay time of typically ttimeout, which is a
maximum of 520 μs.
The forced PWM mode operation is enabled immediately with pin MODE/DATA set to 1.
10
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Feature Description (continued)
8.3.4 Enable
The device has for each converter a separate EN pin to start up each converter independently. If EN1 and EN2
are set to high, the corresponding converter starts up with soft-start.
Pulling EN1 and EN2 pin low forces the device into shutdown, with a shutdown quiescent current of typically 1.2
μA. In this mode, the P- and N-channel MOSFETs are turned-off and the entire internal control circuitry is
switched off. For proper operation the EN1 and EN2 pins must be terminated and must not be left floating.
8.3.5 DEF_1 Pin Function
The DEF_1 pin is dedicated to converter 1 and makes the output voltage selection very flexible to support
dynamic voltage management. Depending on the device version, this pin works either as:
1. Analog input for adjustable output voltage setting (TPS62420): Connecting an external resistor network to this
pin adjusts the default output voltage to any value starting from 0.6 V to VIN.
2. Digital input for fixed default output voltage selection (TPS62421): In case this pin is tied to low level, the
output voltage is set according to the value in register REG_DEF_1_Low. The default voltage will be 1.2 V. If tied
to high level, the output voltage is set according to the value in register REG_DEF_1_High. The default value in
this case is 1.8 V. Depending on the level of pin DEF_1, it selects between the two registers REG_DEF_1_Low
and REG_DEF_1_High for output voltage setting. Each register content (and therefore output voltage) can be
changed individually through the EasyScale™ interface. This makes the device very flexible in terms of output
voltage setting; see Table 4.
8.3.6 180° Out-of-Phase Operation
In PWM mode the converters operate with a 180° turnon phase shift of the PMOS (high side) transistors. It
prevents the high-side switches of both converters to be turned on simultaneously, and therefore smooths the
input current. This feature reduces the surge current drawn from the supply.
8.3.7 Thermal Shutdown
As soon as the junction temperature, TJ, exceeds typically 150°C the device goes into thermal shutdown. In this
mode, the P- and N-channel MOSFETs are turned off. The device continues its operation when the junction
temperature falls below the thermal shutdown hysteresis again.
8.3.8 Short Circuit Protection
Both outputs are short circuit protected with maximum output current = ILIMF (P-MOS and N-MOS). Once the
PMOS switch reaches its current limit, it will be turned off and the NMOS turned on. The PMOS only turns on
again, once the current in the NMOS decreases below the NMOS current limit.
8.4 Device Functional Modes
8.4.1 Soft-Start
The two converters have an internal soft-start circuit that limits the inrush current during start-up. During softstart, the output voltage ramp up is controlled as shown in Figure 7.
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
11
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Device Functional Modes (continued)
EN
95%
5%
VOUT
tStartup
tRAMP
Figure 7. Soft-Start
8.4.2 100% Duty Cycle Low Dropout Operation
The converters offer a low input to output voltage difference while still maintaining operation with the use of the
100% duty cycle mode. In this mode the P-channel switch is constantly turned on. This is particularly useful in
battery-powered applications to achieve longest operation time by taking full advantage of the whole battery
voltage range; that is, the minimum input voltage to maintain regulation depends on the load current and output
voltage, and can be calculated as:
Vin min + Vout max ) Iout max
ǒRDSonmax ) R LǓ
where
•
•
•
•
Ioutmax = maximum output current plus inductor ripple current
RDSonmax = maximum P-channel switch RDSon
RL = DC resistance of the inductor
Voutmax = nominal output voltage plus maximum output voltage tolerance
(1)
With decreasing load current, the device automatically switches into pulse-skipping operation in which the power
stage operates intermittently based on load demand. By running cycles periodically the switching losses are
minimized and the device runs with a minimum quiescent current maintaining high efficiency.
8.4.3 Power-Save Mode
The power-save mode is enabled with MODE/DATA pin set to 0 for both converters. If the load current of a
converter decreases, this converter will enter power-save mode operation automatically. The transition to powersave mode of a converter is independent from the operating condition of the other converter. During power-save
mode the converter operates with reduced switching frequency in PFM mode and with a minimum quiescent
current to maintain high efficiency. The converter will position the output voltage in PFM mode to typically 1.01 ×
VOUT. This voltage positioning feature minimizes voltage drops caused by a sudden load step.
To optimize the converter efficiency at light load the average inductor current is monitored. The device changes
from PWM mode to power-save mode, if in PWM mode the inductor current falls below a certain threshold. The
typical output current threshold depends on VIN and can be calculated according to Equation 2 for each
converter.
Equation 2: Average output current threshold to enter PFM mode
VINDCDC
I OUT_PFM_enter +
32 W
(2)
Equation 3: Average output current threshold to leave PFM mode
VINDCDC
I OUT_PFM_leave +
24 W
(3)
12
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Device Functional Modes (continued)
To keep the output voltage ripple in power-save mode low, the output voltage is monitored with a single
threshold comparator (skip comparator). As the output voltage falls below the skip comparator threshold (skip
comp) of 1.01 × VOUTnominal, the corresponding converter starts switching for a minimum time period of typically 1
μs and provides current to the load and the output capacitor. Therefore the output voltage increases and the
device maintains switching until the output voltage trips the skip comparator threshold (skip comp) again. At this
moment all switching activity is stopped and the quiescent current is reduced to minimum. The load is supplied
by the output capacitor until the output voltage has dropped below the threshold again. Hereupon the device
starts switching again. The power-save mode is exited and PWM mode entered in case the output current
exceeds the current IOUT_PFM_leave, or if the output voltage falls below a second comparator threshold, called
skip comparator low (skip comp Low) threshold. This skip comparator low threshold is set to –2% below nominal
Vout, and enables a fast transition from power-save mode to PWM mode during a load step. In power-save mode
the quiescent current is reduced typically to 19 μA for one converter and 32 μA for both converters active. This
single skip comparator threshold method in power-save mode results in a very low output voltage ripple. The
ripple depends on the comparator delay and the size of the output capacitor. Increasing output capacitor values
minimizes the output ripple. The power-save mode can be disabled through the MODE/DATA pin set to high.
Both converters then operate in fixed PWM mode. Power-save mode enable/disable applies to both converters.
8.5 Programming
8.5.1 EasyScale™ Interface: One-Pin Serial Interface for Dynamic Output Voltage Adjustment
8.5.1.1 General
The EasyScale™ interface is a simple but very flexible one-pin interface to configure the output voltage of both
DC–DC converters. The interface is based on a master-slave structure, where the master is typically a microcontroller or application processor. Figure 8 and Table 1 give an overview of the protocol. The protocol consists
of a device specific address byte and a data byte. The device specific address byte is fixed to 4E hex. The data
byte consists of five bit for information, two address bits and the RFA bit. RFA bit set to high indicates the
Request For Acknowledge condition, but the acknowledge condition is only applied if the protocol was received
correctly.
The advantage of EasyScale™ interface compared to other one-pin interfaces is that its bit detection is, to a
large extent, independent from the bit transmission rate. It can automatically detect bit rates from 1.7 kbps to 160
kbps. Furthermore, the interface is shared with the MODE/DATA pin and requires therefore no additional pin.
8.5.1.2 Protocol
All bits are transmitted MSB first and LSB last. Figure 9 shows the protocol without acknowledge request (bit
RFA = 0), Figure 10 with acknowledge (bit RFA = 1) request.
Prior to both bytes, device address byte and data byte, a start condition needs to be applied. For this, the
MODE/DATA pin needs to be pulled high for at least tStart before the bit transmission starts with the falling edge.
In case the MODE/DATA line was already at high level (forced PWM mode selection) no start condition need be
applied prior the device address byte.
The transmission of each byte needs to be closed with an end-of-stream condition for at least TEOS.
8.5.1.3 Bit Decoding
The bit detection is based on a PWM scheme, where the criterion is the relation between tLOW and tHIGH. It can
be simplified to:
High Bit: tHigh > tLow, but with tHigh at least 2 x tLow, see Figure 11
Low Bit: tLow > tHigh, but with tLow at least 2 x tHigh, see Figure 11
The bit detection starts with a falling edge on the MODE/DATA pin and ends with the next falling edge.
Depending on the relation between tLow and tHigh a 0 or 1 is detected.
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
13
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Programming (continued)
8.5.1.4 Acknowledge
The acknowledge condition is only applied if:
• acknowledge is requested by a set RFA bit
• the transmitted device address matches with the device address of the device
• 16 bits were received correctly
In this case, the device turns on the internal ACKN-MOSFET and pulls the MODE/DATA pin low for the time
tACKN, which is maximum. 520 μs. The acknowledge condition is valid after an internal delay time tvalACK. This
means the internal ACKN-MOSFET is turned on after tvalACK, when the last falling edge of the protocol was
detected. The master controller keeps the line low during this time.
The master device can detect the acknowledge condition with its input by releasing the MODE/DATA pin after
tvalACK and read back a 0.
In case of an invalid device address or not correctly received protocol, no acknowledge condition will be applied,
thus the internal MOSFET will not be turned on and the external pullup resistor pulls MODE/DATA pin high after
tvalACK. The MODE/DATA pin can be used again after the acknowledge condition ends.
NOTE
The acknowledge condition may only be requested in case the master device has an
open-drain output.
In case of a push-pull output stage TI recommends to use a series resistor in the MODE/DATA line to limit the
current to 500 μA in case of an accidentally requested acknowledge to protect the internal ACKN-MOSFET.
8.5.1.5 MODE Selection
Because of the MODE/DATA pin is used for two functions, interface and a mode selection, the device needs to
determine when it has to decode the bit stream or to change the operation mode.
The device enters forced PWM mode operation immediately whenever the MODE/DATA pin turns to high level.
The device stays also in forced PWM mode during the whole time of a protocol reception.
With a falling edge on the MODE/DATA pin the device starts bit decoding. If the MODE/DATA pin stays low for at
least ttimeout, the device gets an internal time-out and power-save mode operation is enabled.
A protocol which is sent within this time will be ignored, because the falling edge for the mode change will be first
interpreted as start of the first bit. In this case, TI recommends to send first the protocol and change at the end of
the protocol to power-save mode.
DATA IN
Start
Start
Device Address
DA7 DA6 DA5 DA4
0
1
0
0
DATABYTE
DA3 DA2 DA1
1
1
1
DA0 EOS Start RFA
0
A1
A0
D4
D3
D2
D1
D0
EOS
DATA OUT
ACK
Figure 8. EasyScale™ Interface Protocol Overview
Table 1. EasyScale™ Interface Bit Description
BYTE
BIT
NUMBER
NAME
TRANSMISSION
DIRECTION
Device
Address
Byte
7
DA7
IN
0 MSB device address
6
DA6
IN
1
5
DA5
IN
0
4
DA4
IN
0
14
Submit Documentation Feedback
DESCRIPTION
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Programming (continued)
Table 1. EasyScale™ Interface Bit Description (continued)
BYTE
BIT
NUMBER
NAME
TRANSMISSION
DIRECTION
4Ehex
3
DA3
IN
1
2
DA2
IN
1
1
DA1
IN
1
0
DA0
IN
0 LSB device address
7 (MSB)
RFA
6
A1
Address bit 1
5
A0
Address bit 0
4
D4
3
D3
2
D2
Data bit 2
1
D1
Data bit 1
0 (LSB)
D0
Data bit 0
Data
Byte
DESCRIPTION
Request for acknowledge, if high, acknowledge condition will applied by the device
Data bit 4
IN
ACK
Data bit 3
Acknowledge condition active 0, this condition will only be applied in case RFA bit is
set. Open-drain output, line needs to be pulled high by the host with a pullup
resistor.
OUT
This feature can only be used if the master has an open-drain output stage. In case
of a push-pull output stage acknowledge condition may not be requested!
tStart
DATA IN
tStart
Address Byte
DATA Byte
Mode, Static
High or Low
Mode, Static
High or Low
DA7
0
DA0
0
RFA
0
TEOS
D0
1
TEOS
Figure 9. EasyScale™ Interface Protocol Without Acknowledge
tStart
DATA IN
tStart
Address Byte
DATA Byte
Mode, Static
High or Low
Mode, Static
High or Low
DA7
0
DA0
0
T EOS
RFA
1
D0
1
Controller needs to
Pullup Data Line via a
resistor to detect ACKN
DATA OUT
tvalACK
ACKN
tACKN
Acknowledge
true, Data Line
pulled down by
device
Acknowledge
false, no pull
down
Figure 10. EasyScale™ Interface Protocol Including Acknowledge
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
15
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
tLow
tHigh
Low Bit
(Logic 0)
tLOW
tHigh
High Bit
(Logic 1)
Figure 11. EasyScale™ Interface – Bit Coding
MODE/DATA
ttimeout
Power Save Mode
Forced PWM MODE
Power Save Mode
Figure 12. MODE/DATA Pin: Mode Selection
tStart Address Byte
tStart
DATA Byte
MODE/DATA
TEOS
TEOS
ttimeout
Power Save Mode
Forced PWM MODE
Power Save Mode
Figure 13. MODE/DATA Pin: Power-Save Mode/Interface Communication
16
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
8.6 Register Maps
Three registers with a data content of 5 bits can be addressed. With 5 bit data content, 32 different values for
each register are available. Table 2 shows the addressable registers to set the output voltage when DEF_1 pin
works as digital input. In this case, converter 1 has a related register for each DEF_1 pin condition, and one
register for converter 2. With a high or low condition on pin DEF_1 (TPS62421) either the content of register
REG_DEF_1_High/REG_DEF1_Low is selected. The output voltage of converter 1 is set according to the values
in Table 4. Table 3 shows the addressable registers if DEF_1 pin acts as analog input with external resistors
connected. In this case one register is available for each converter. The output voltage of converter 1 is set
according to the values in Table 5. For converter 2, the available voltages are shown in Table 6. To generate
these output voltages a precise internal resistor divider network is used, making external resistors unnecessary
(less board space), and provides higher output voltage accuracy. The Interface is activated if at least one of the
converters is enabled (EN1 or EN2 is high). After the start-up time tStart (170 μs) the interface is ready for data
reception.
Table 2. Addressable Registers for Fixed Output Voltage Options (Pin DEF_1 = digital input)
DEVICE
TPS62421
REGISTER
DESCRIPTION
DEF_1
PIN
A1
A0
REG_DEF_1_High
Converter 1 output voltage setting for
DEF_1 = High condition. The content of the
register is active with DEF1_ Pin high.
high
0
1
Output voltage setting, see
Table 4
REG_DEF_1_Low
Converter 1 output voltage setting
low
0
0
Output voltage setting, see
Table 4
REG_DEF_2
Converter 2 output voltage
n/a
1
0
Output voltage setting, see
Table 6
1
1
Do not use
D4
D3
D2
D1
D0
Table 3. Addressable Registers for Adjustable Output Voltage Devices
A1
A0
REG_DEF_1_High
REGISTER
Not available in TPS62420 adjustable version
DESCRIPTION
0
1
REG_DEF_1_Low
Converter 1 output voltage setting
0
0
TPS62420 see Table 5
REG_DEF_2
Converter 2 output voltage
1
0
TPS62420 see Table 6, connect ADJ2
pin directly to VOUT2
Do not use
1
1
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
D4
D3
D2
D1
Submit Documentation Feedback
D0
17
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Table 4. Selectable Output Voltages for Converter 1,
With Pin DEF_1 as Digital Input (TPS62421)
VOLTAGE [V]
REGISTER REG_DEF_1_LOW
18
VOLTAGE [V]
REGISTER REG_DEF_1_HIGH
D4
D3
D2
D1
D0
0
0.8
0.9
0
0
0
0
0
1
0.825
0.925
0
0
0
0
1
2
0.85
0.95
0
0
0
1
0
3
0.875
0.975
0
0
0
1
1
4
0.9
1.0
0
0
1
0
0
5
0.925
1.025
0
0
1
0
1
6
0.95
1.050
0
0
1
1
0
7
0.975
1.075
0
0
1
1
1
8
1.0
1.1
0
1
0
0
0
9
1.025
1.125
0
1
0
0
1
10
1.050
1.150
0
1
0
1
0
11
1.075
1.175
0
1
0
1
1
12
1.1
1.2
0
1
1
0
0
13
1.125
1.225
0
1
1
0
1
14
1.150
1.25
0
1
1
1
0
15
1.175
1.275
0
1
1
1
1
16
1.2 (default TPS62421)
1.3
1
0
0
0
0
17
1.225
1.325
1
0
0
0
1
18
1.25
1.350
1
0
0
1
0
19
1.275
1.375
1
0
0
1
1
20
1.3
1.4
1
0
1
0
0
21
1.325
1.425
1
0
1
0
1
22
1.350
1.450
1
0
1
1
0
23
1.375
1.475
1
0
1
1
1
24
1.4
1.5
1
1
0
0
0
25
1.425
1.525
1
1
0
0
1
26
1.450
1.55
1
1
0
1
0
27
1.475
1.575
1
1
0
1
1
28
1.5
1.6
1
1
1
0
0
29
1.525
1.7
1
1
1
0
1
30
1.55
1.8 (default TPS62421)
1
1
1
1
0
31
1.575
1.9
1
1
1
1
1
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Table 5. Selectable Output Voltages for Converter 1,
With DEF1 Pin as Analog Input (TPS62420)
0
TPS62420 OUTPUT VOLTAGE [V]
REGISTER REG_DEF_1_LOW
D4
D3
D2
D1
D0
VOUT1 Adjustable Output with Resistor Network on DEF_1 Pin
0
0
0
0
0
0.6 V with DEF_1 pin connected to VOUT1
1
0.825
0
0
0
0
1
2
0.85
0
0
0
1
0
3
0.875
0
0
0
1
1
4
0.9
0
0
1
0
0
5
0.925
0
0
1
0
1
6
0.95
0
0
1
1
0
7
0.975
0
0
1
1
1
8
1.0
0
1
0
0
0
9
1.025
0
1
0
0
1
10
1.050
0
1
0
1
0
11
1.075
0
1
0
1
1
12
1.1
0
1
1
0
0
13
1.125
0
1
1
0
1
14
1.150
0
1
1
1
0
15
1.175
0
1
1
1
1
16
1.2
1
0
0
0
0
17
1.225
1
0
0
0
1
18
1.25
1
0
0
1
0
19
1.275
1
0
0
1
1
20
1.3
1
0
1
0
0
21
1.325
1
0
1
0
1
22
1.350
1
0
1
1
0
23
1.375
1
0
1
1
1
24
1.4
1
1
0
0
0
25
1.425
1
1
0
0
1
26
1.450
1
1
0
1
0
27
1.475
1
1
0
1
1
28
1.5
1
1
1
0
0
29
1.525
1
1
1
0
1
30
1.55
1
1
1
1
0
31
1.575
1
1
1
1
1
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
19
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
Table 6. Selectable Output Voltages for Converter 2,
(ADJ2 Connected to VOUT)
0
OUTPUT VOLTAGE [V]
FOR REGISTER REG_DEF_2
D4
D3
D2
D1
D0
VOUT2 Adjustable Output with Resistor Network on ADJ2
(TPS62420)
0
0
0
0
0
0.6 V with ADJ2 pin connected to VOUT2 (TPS62420)
20
1
0.85
0
0
0
0
1
2
0.9
0
0
0
1
0
3
0.95
0
0
0
1
1
4
1.0
0
0
1
0
0
5
1.05
0
0
1
0
1
6
1.1
0
0
1
1
0
7
1.15
0
0
1
1
1
8
1.2
0
1
0
0
0
9
1.25
0
1
0
0
1
10
1.3
0
1
0
1
0
11
1.35
0
1
0
1
1
12
1.4
0
1
1
0
0
13
1.45
0
1
1
0
1
14
1.5
0
1
1
1
0
15
1.55
0
1
1
1
1
16
1.6
1
0
0
0
0
17
1.7
1
0
0
0
1
18
1.8 (default TPS62421)
1
0
0
1
0
19
1.85
1
0
0
1
1
20
2.0
1
0
1
0
0
21
2.1
1
0
1
0
1
22
2.2
1
0
1
1
0
23
2.3
1
0
1
1
1
24
2.4
1
1
0
0
0
25
2.5
1
1
0
0
1
26
2.6
1
1
0
1
0
27
2.7
1
1
0
1
1
28
2.8
1
1
1
0
0
29
2.85
1
1
1
0
1
30
3.0
1
1
1
1
0
31
3.3
1
1
1
1
1
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
9 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
9.1 Application Information
9.1.1 Output Voltage Setting
9.1.1.1 Converter 1 Adjustable Default Output Voltage Setting
The output voltage can be calculated to:
V OUT + VREF
ǒ
R
1 ) 11
R 12
Ǔ
with an internal reference voltage VREF typical 0.6V
(4)
To keep the operating current to a minimum, TI recommends selecting R12 within a range of 180 kΩ to 360 kΩ.
The sum of R12 and R11 should not exceed ~1 MΩ. For higher output voltages than 3.3 V, TI recommends
choosing lower values than 180 kΩ for R12. Route the DEF_1 line away from noise sources, such as the
inductor or the SW1 line. The FB1 line needs to be directly connected to the output capacitor. An internal feedforward capacitor is connected to this pin, therefore there is no need for an external feed-forward capacitor for
converter 1.
9.1.1.2 Converter 2
The default output voltage of converter 2 can be set by an external resistor network. For converter 2 the same
recommendations apply as for converter 1. In addition to that, a 33-pF external feed-forward capacitor Cff2 for
good load transient response must be used.
The output voltage can be calculated to:
V OUT + VREF
ǒ
R
1 ) 21
R 22
Ǔ
with an internal reference voltage VREF typical 0.6V
(5)
Route the ADJ2 line away from noise sources, such as the inductor or the SW2 line. In case the interface is used
for converter 2, connect ADJ2 pin directly to VOUT2
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
21
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
9.2 Typical Applications
9.2.1 Typical Application Circuit 1.5-V and 2.85-V Adjustable Outputs
TPS62420
VIN 3.3 V – 6 V
FB 1
VIN
L1
SW1
CIN
10 mF
2.2 mH
DEF_1
R11
270 kW
VOUT1 = 1.5 V
up to 600 mA
COUT1 = 22 mF
R12
180 kW
EN_1
EN_2
L2
SW2
3.3 mH
MODE/
DATA
ADJ2
GND
R21
Cff2
825 kW 33 pF
VOUT2 = 2.85 V
up to 1000 mA
COUT2 = 22 mF
R22
220 kW
Figure 14. Typical Application Circuit 1.5-V and 2.85-V Adjustable Outputs
9.2.1.1 Design Requirements
The step-down converter design can be adapted to different output voltage and load current needs by choosing
external components appropriate. The following design procedure is adequate for whole VIN, VOUT and load
current range of TPS62420.
9.2.1.2 Detailed Design Procedure
9.2.1.2.1 Output Filter Design (Inductor and Output Capacitor)
The device is optimized to operate with inductors of 2.2 μH to 4.7 μH and output capacitors of 10 μF to 22 μF.
For operation with a 2.2-μH inductor, a 22-μF capacitor is suggested.
9.2.1.2.1.1 Inductor Selection
The selected inductor has to be rated for its DC resistance and saturation current. The DC resistance of the
inductance will influence directly the efficiency of the converter. Therefore an inductor with lowest DC resistance
should be selected for highest efficiency.
Equation 6 calculates the maximum inductor current under static load conditions. The saturation current of the
inductor should be rated higher than the maximum inductor current as calculated with Equation 7. This is
recommended because during heavy load transient the inductor current will rise above the calculated value.
DI L + Vout
1 * Vout
Vin
L
I Lmax + I outmax )
ƒ
(6)
DI L
2
where
•
•
•
•
22
f = Switching frequency (2.25 MHz typical)
L = Inductor value
ΔIL= Peak-to-peak inductor ripple current
ILmax = Maximum inductor current
Submit Documentation Feedback
(7)
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Typical Applications (continued)
The highest inductor current will occur at maximum VIN.
Open core inductors have a soft saturation characteristic and they can usually handle higher inductor currents
versus a comparable shielded inductor.
A more conservative approach is to select the inductor current rating just for the maximum switch current of the
corresponding converter. It must be considered, that the core material from inductor to inductor differs and will
have an impact on the efficiency especially at high switching frequencies.
Refer to Table 7 and the typical applications for possible inductors.
Table 7. List of Inductors
DIMENSIONS [mm3]
INDUCTOR TYPE
3.2 × 2.6 × 1.0
MIPW3226
FDK
3 × 3 × 0.9
LPS3010
Coilcraft
2.8 × 2.6 × 1.0
VLF3010
TDK
SUPPLIER
2.8 x 2.6 × 1.4
VLF3014
TDK
3 × 3 × 1.4
LPS3015
Coilcraft
3.9 × 3.9 × 1.7
LPS4018
Coilcraft
9.2.1.2.1.2 Output Capacitor Selection
The advanced fast response voltage mode control scheme of the two converters allows the use of small ceramic
capacitors with a typical value of 10 μF, without having large output voltage undershoots and overshoots during
heavy load transients. Ceramic X7R/X5R capacitors having low ESR values result in lowest output voltage ripple
and are therefore recommended.
If ceramic output capacitors are used, the capacitor RMS ripple current rating will always meet the application
requirements. The RMS ripple current is calculated as:
1 * Vout
1
Vin
I RMSCout + Vout
ƒ
L
2
Ǹ3
(8)
At nominal load current the inductive converters operate in PWM mode and the overall output voltage ripple is
the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and
discharging the output capacitor:
DVout + Vout
1 * Vout
Vin
L
ƒ
ǒ8
1
Cout
ƒ
Ǔ
) ESR
(9)
Where the highest output voltage ripple occurs at the highest input voltage VIN.
At light load currents the converters operate in power-save mode and the output voltage ripple is dependent on
the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external
capacitor. Higher output capacitors like 22-μF values minimize the voltage ripple in PFM mode and tighten DC
output accuracy in PFM mode.
9.2.1.2.1.3 Input Capacitor Selection
Because of the nature of the buck converter having a pulsating input current, a low-ESR input capacitor is
required for best input voltage filtering and minimizing the interference with other circuits caused by high input
voltage spikes. The converters need a ceramic input capacitor of 10 μF. The input capacitor can be increased
without any limit for better input voltage filtering.
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
23
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
9.2.1.3 Application Curves
100
100
VOUT1 = 1.575 V
VOUT1 = 1.1 V
90
90
80
80
VIN = 2.7 V
VIN = 2.7 V
VIN = 3.6 V
60
VIN = 3.6 V
VIN = 5 V
50
VIN = 5 V
40
30
20
Forced PWM Mode
MODE/DATA = 1
VIN = 5 V
50
40
Power Save Mode
MODE/DATA = 0
0.1
1
10
100
0
0.01
1000
0.1
Forced PWM Mode
MODE/DATA = 1
1
IOUT - mA
10
100
1000
IOUT - mA
Figure 15. Efficiency VOUT1 = 1.1 V
Figure 16. Efficiency VOUT1 = 1.575 V
100
100
VOUT2 = 1.8 V
90
90
80
80
VIN = 2.7 V
VIN = 2.7 V
VIN = 3.6 V
VIN = 3.6 V
60
VIN = 5 V
VIN = 5 V
50
40
30
Power Save Mode
MODE/DATA = 0
20
VOUT2 = 3.3 V
VIN = 3.6 V
VIN = 3.6 V
70
Efficiency
70
Efficiency
VIN = 5 V
10
0
0.01
60
50
VIN = 5 V
VIN = 5 V
40
30
Forced PWM Mode
MODE/DATA = 1
Power Save Mode
MODE/DATA = 0
Forced PWM Mode
MODE/DATA = 1
20
10
10
0
0.01
0.1
1
10
100
0
0.01
1000
0.1
1
10
100
IOUT - mA
IOUT - mA
Figure 17. Efficiency VOUT2 = 1.8 V
Figure 18. Efficiency VOUT2 = 3.3 V
100
100
MODE/DATA = 0
VOUT = 1.575 V
IOUT = 100 mA
IOUT = 200 mA
1000
MODE/DATA = 0
VOUT = 3.3 V
IOUT = 10 mA
90
90
IOUT = 10 mA
85
80
Efficiency
Efficiency
VIN = 3.6 V
20
10
95
VIN = 2.7 V
VIN = 3.6 V
60
30
Power Save Mode
MODE/DATA = 0
VIN = 2.7 V
70
Efficiency
Efficiency
70
IOUT = 1 mA
75
70
IOUT = 1 mA
80
70
65
60
60
55
50
50
2
24
3
4
5
6
3
4
5
VIN - V
VIN - V
Figure 19. Efficiency vs VIN , VOUT1 = 1.575 V
Figure 20. Efficiency vs VIN, VOUT2 = 3.3 V
Submit Documentation Feedback
6
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
3.4
1.650
VOUT2 = 3.3 V
VOUT1 = 1.575 V
VIN = 5 V
VIN = 4.2 V
PWM Mode
Operation
3.35
PWM Mode
Operation
VIN = 3.7 V
1.600
VIN = 2.7 V
VOUT DC - V
VOUT DC - V
MODE/DATA = low, PFM Mode, voltage positioning active
MODE/DATA = low, PFM Mode, voltage positioning active
1.625
VIN = 3.6 V
1.575
VIN = 2.7 V
1.550
VIN = 3.6 V
VIN = 4.2 V
MODE/DATA = high, forced PWM Mode
VIN = 4.2 V
3.3
VIN = 3.7 V
VIN = 4.2 V
VIN = 5 V
MODE/DATA = high, forced PWM Mode
3.25
1.525
1.500
0.01
0.10
1
10
IOUT - mA
100
Figure 21. DC Output Accuracy VOUT1 = 1.575 V
Power Save Mode
Mode/Data = low
IOUT = 10mA
1000
3.2
0.01
1
0.10
10
IOUT - mA
100
1000
Figure 22. DC Output Accuracy VOUT2 = 3.3 V
Mode/Data = high,
forced PWM MODE operation
IOUT = 10mA
VOUT = 1.8V 20mV/Div
VOUT = 1.8V 20mV/Div
Inductor current 100mA/Div
Inductor current 100mA/Div
Time base - 10 ms/Div
Time base - 400 ns/Div
Figure 23. Light Load Output Voltage Ripple
in Power-Save Mode
Figure 24. Output Voltage Ripple in Forced PWM Mode
PWM MODE OPERATION
VOUT ripple 20mV/Div
VOUT = 1.8V
IOUT = 400mA
Forced PWM
Mode
MODE/DATA 1V/Div
Enable Power Save Mode
Entering PFM Mode
Voltage positioning active
VOUT 20mV/Div
Inductor current 200mA/Div
VOUT = 1.8V
IOUT = 20mA
Time base - 20 ms/Div
Time base - 200 ns/Div
Figure 25. Output Voltage Ripple
in PWM Mode
Figure 26. Forced PWM/PFM Mode Transition
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
25
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
VOUT = 1.575V
50mV/Div
MODE/DATA = low
Voltage positioning in PFM
Mode reduces voltage drop
during load step
MODE/DATA = high
PWM Mode operation
VOUT = 1.575V
50mV/Div
PWM Mode operation
IOUT1 = 540mA
IOUT1 = 540mA
IOUT 200mA/Div
IOUT 200mA/Div
IOUT= 60mA
IOUT= 60mA
Time base - 100 ms/Div
Time base - 100 ms/Div
Figure 27. Load Transient Response PFM/PWM
VIN 3.6V to 4.6V
VIN 1V/Div
MODE/DATA = high
Figure 28. Load Transient Response PWM Operation
EN1 / EN2 5V/Div
VIN = 3.8V
IOUT1 max = 400mA
VOUT1
500mV/Div
VOUT 1.575
IOUT 200mA
SW1 1V/Div
VOUT 50mV/Div
Icoil 500mA/Div
Time base - 400 ms/Div
Time base - 200 ms/Div
Figure 29. Line Transient Response
Figure 30. Start-Up Timing One Converter
SW1 5V/Div
SW1 5V/Div
I coil1 200mA/Div
I coil1 200mA/Div
SW2 5V/Div
SW2 5V/Div
Icoil2 200mA/Div
Icoil2 200mA/Div
VIN 3.6V,
VOUT1 : 1.8V
VOUT2 : 3.0V
I OUT1 = I OUT2 = 200mA
VIN 3.6V,
VOUT1: 1.575V
VOUT2: 1.8V
I OUT1 = IOUT2 = 200mA
Time base - 100 ns/Div
Time base - 100 ns/Div
Figure 31. Typical Operation VIN = 3.6 V,
VOUT1 = 1.575 V, VOUT2 = 1.8 V
26
Submit Documentation Feedback
Figure 32. Typical Operation VIN = 3.6 V,
VOUT1 = 1.8 V, VOUT2 = 3 V
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
SW1 5V/Div
MODE/DATA
2V/Div
I coil1 200mA/Div
SW2 5V/Div
VOUT1 : 1.5V
VOUT1 : 200mV/Div
VIN 3.6V,
VOUT1 : 1.2V
VOUT2 : 1.2V
I OUT1 = I OUT2 = 200mA
I coil2 200mA/Div
VIN 3.8V
ACKN = off
IOUT1 = 150mA
REG_DEF_1_Low
VOUT1: 1.1V
Time base - 100 ms/Div
Time base - 100 ns/Div
Figure 33. Typical Operation VIN = 3.6 V,
VOUT1 = 1.2 V, VOUT2 = 1.2 V
Figure 34. VOUT1 Change With EasyScale™ Interface
9.2.2 Typical Application Circuit TPS62421
In fixed output voltage version TPS62421, the default output voltage of converter 1 is fixed to 1.2 V or 1.8 V
depending on the DEF_1 pin level. The default output voltage of converter 2 is fixed to 1.8 V. The ADJ2 pin must
be connected directly to the converter 2 output voltage.
TPS62421
VIN 2.5 V – 6 V
FB 1
VIN
2.2 mH
VOUT1 = 1.2V / 1.8V
600 mA
SW1
10 mF
1.8V
DEF_1 1.2V
22 mF
EN_1
EN_2
2.2 mH
VOUT2 = 1.8 V
1000 mA
SW2
MODE/
DATA
22 mF
ADJ2
GND
Figure 35. Typical Application Circuit TPS62421
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
27
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
10 Power Supply Recommendations
The TPS6242x device has no special requirements for its input power supply. The input power supply's output
current needs to be rated according to the supply voltage, output voltage and output current of the TPS6242x.
11 Layout
11.1 Layout Guidelines
As for all switching power supplies, the layout is an important step in the design. Proper function of the device
demands careful attention to PCB layout. Take care in board layout to get the specified performance. If the
layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as
EMI problems. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short
traces for the main current paths as indicated in bold in Figure 36.
The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output
capacitor.
Connect the GND pin of the device to the PowerPAD of the PCB and use this pad as a star point. For each
converter use a common power GND node and a different node for the signal GND to minimize the effects of
ground noise. Connect these ground nodes together to the PowerPAD (star point) underneath the IC. Keep the
common path to the GND pin, which returns the small signal components and the high current of the output
capacitors as short as possible to avoid ground noise. The output voltage sense lines (FB1, ADJ2, DEF_1)
should be connected right to the output capacitor and routed away from noisy components and traces (that is,
SW line). If the EasyScale™ interface is operated with high transmission rates, the MODE/DATA trace must be
routed away from the ADJ2 line to avoid capacitive coupling into the ADJ2 pin. A GND guard ring between the
MODE/DATA pin and ADJ2 pin avoids potential noise coupling.
11.2 Layout Example
TPS62420
VIN 2.5 V – 6 V
VIN
EN_1
CIN
EN_2
MODE/
DATA
10 mF
FB 1
L2
Cff2
33 pF
COUT2
3.3 mH
L1
SW1
SW2
3.3 mH
R11
R21
COUT2
DEF_1
ADJ2
R12
R22
PowerPAD
GND
Figure 36. Layout Diagram
28
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
TPS62420, TPS62421
www.ti.com
SLVS676D – JUNE 2006 – REVISED JULY 2015
Layout Example (continued)
COUT1
CIN
GND Pin
connected
with Power
Pad
COUT2
Figure 37. PCB Layout
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
Submit Documentation Feedback
29
TPS62420, TPS62421
SLVS676D – JUNE 2006 – REVISED JULY 2015
www.ti.com
12 Device and Documentation Support
12.1 Device Support
12.1.1 Third-Party Products Disclaimer
TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT
CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES
OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER
ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.
12.2 Related Links
The table below lists quick access links. Categories include technical documents, support and community
resources, tools and software, and quick access to sample or buy.
Table 8. Related Links
PARTS
PRODUCT FOLDER
SAMPLE & BUY
TECHNICAL
DOCUMENTS
TOOLS &
SOFTWARE
SUPPORT &
COMMUNITY
TPS62420
Click here
Click here
Click here
Click here
Click here
TPS62421
Click here
Click here
Click here
Click here
Click here
12.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
12.4 Trademarks
EasyScale, OMAP, PowerPAD, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
30
Submit Documentation Feedback
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links: TPS62420 TPS62421
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
(2)
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
(3)
(4/5)
(6)
TPS62420DRCR
ACTIVE
VSON
DRC
10
3000
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQF
TPS62420DRCRG4
ACTIVE
VSON
DRC
10
3000
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQF
TPS62420DRCT
ACTIVE
VSON
DRC
10
250
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQF
TPS62420DRCTG4
ACTIVE
VSON
DRC
10
250
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
BQF
TPS62421DRCR
ACTIVE
VSON
DRC
10
3000
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
QTQ
TPS62421DRCT
ACTIVE
VSON
DRC
10
250
RoHS & Green
NIPDAU
Level-2-260C-1 YEAR
-40 to 85
QTQ
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of