0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
UCC35701DTR

UCC35701DTR

  • 厂商:

    BURR-BROWN(德州仪器)

  • 封装:

    SOIC14_150MIL

  • 描述:

    Converter Offline Boost, Buck, Flyback, Forward Topology 700kHz 14-SOICN

  • 详情介绍
  • 数据手册
  • 价格&库存
UCC35701DTR 数据手册
application INFO available UCC15701/2 UCC25701/2 UCC35701/2 Advanced Voltage Mode Pulse Width Modulator FEATURES DESCRIPTION 700kHz Operation The UCC35701/UCC35702 family of pulse width modulators is intended for isolated switching power supplies using primary side control. They can be used for both off-line applications and DC/DC converter designs such as in a distributed power system architecture or as a telecom power source. Integrated Oscillator/ Voltage Feed Forward Compensation Accurate Duty Cycle Limit The devices feature low startup current, allowing for efficient off-line starting, yet have sufficient output drive to switch power MOSFETs in excess of 500kHz. Accurate Volt-second Clamp Optocoupler Interface Fault Counting Shutdown Fault Latch off or Automatic Shutdown Soft Stop Optimized for Synchronous Rectification 1A Peak Gate Drive Output 130mA Start-up Current Voltage feed forward compensation is operational over a 5:1 input range and provides fast and accurate response to input voltage changes over a 4:1 range. An accurate volt-second clamp and maximum duty cycle limit are also featured. Fault protection is provided by pulse by pulse current limiting as well as the ability to latch off after a programmable number of repetitive faults has occurred. Two UVLO options are offered. UCC35701 family has turn-on and turn-off thresholds of 13V/9V and UCC35702 family has thresholds of 9.6V/8.8V. 750mA Operating Current The UCC35701/2 and the UCC25701/2 are offered in the 14 pin SOIC (D), 14 pin PDIP (N) or in 14 pin TSSOP (PW) packages. The UCC15701/2 is offered in the 14 pin CDIP (J) package. TYPICAL APPLICATION DIAGRAM VIN S UP P LY R1 R2 6 R3 VREF R6 VFF 7 RT 10 CT VDD UCC35701 CT C6 VOUT C4 C1 R4 R5 9 VS CLAMP 11 S YNC 14 SS CS OUT 4 ILIM 2 R8 R10 C2 CF RF R7 3 1 COUNT 12 VREF RCS C3 P GND 5 R8 VIN RETURN RGND 8 FB GND 13 R11 C5 R12 VOUT R13 C6 R14 C7 R15 UDG-98005-1 SLUS293C - JANUARY 2000 - REVISED JUNE 2005 UCC15701/2 UCC25701/2 UCC35701/2 ORDERING INFORMATION ABSOLUTE MAXIMUM RATINGS Supply voltage (Supply current limited to 20mA) . . . . . . . . 15V Supply Current. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20mA Input pins ( ILIM,VFF,RT,CT,VSCLAMP,SYNC,SS, FB) . . . 6V Output Current (OUT) DC. . . . . . . . . . . . . . . . . . . . . +/–180mA Output Current (OUT) Pulse (0.5ms) . . . . . . . . . . . . . . +/–1.2A Storage Temperature. . . . . . . . . . . . . . . . . . . –65°C to +150°C Junction Temperature . . . . . . . . . . . . . . . . . . . –55°C to +150°C Lead Temperature (Soldering, 10 sec.) . . . . . . . . . . . . +300°C UVLO Option 13V / 9V –55°C to +125°C 9.6V / 8.8V Note: All voltages are with respect to GND. Currents are positive into the specified terminal. Consult Packaging Section of the Databook for thermal limitations and considerations of packages. 9.6V / 8.8V TA = TJ 13V / 9V –40°C to +85°C 13V / 9V 0°C to +70°C CONNECTION DIAGRAMS 9.6V / 8.8V DIL-14, SOIC-14, TSSOP-14 (TOP VIEW) N or J, D, PW PACKAGE COUNT 1 14 SS ILIM 2 13 GND VDD 3 12 VREF OUT 4 11 S YNC P GND 5 10 CT VFF 6 9 VS CLAMP RT 7 8 FB Package Part Number CDIP-14 CDIP-14 SOIC-14 PDIP-14 TSSOP-14 SOIC-14 PDIP-14 TSSOP-14 SOIC-14 PDIP-14 TSSOP-14 SOIC-14 PDIP-14 TSSOP-14 UCC15701J UCC15702J UCC25701D UCC25701N UCC25701PW UCC25702D UCC25702N UCC25702PW UCC35701D UCC35701N UCC35701PW UCC35702D UCC35702N UCC35702PW The D and PW packages are available taped and reeled. Add TR suffix to the device type (e.g., UCC35701DTR). ELECTRICAL CHARACTERISTICS:Unless otherwise specified, VDD = 11V, RT = 60.4k, CT = 330pF, CREF = CVDD = 0.1m F, VFF = 2.0V, and no load on the outputs. PARAMETER TEST CONDITIONS MIN TYP MAX UNITS UVLO Section Start Threshold (UCCX5701) 12 13 14 V (UCCX5702) 8.8 9.6 10.4 V Stop Threshold (UCCX5701) 8 9 10 V (UCCX5702) 8.0 8.8 9.6 V Hysteresis (UCCX5701) 3 4 V (UCCX5702) 0.3 0.8 V Supply Current 130 200 mA Start-up Current (UCCX5701) VDD = 11V, VDD Comparator Off 120 190 mA (UCCX5702) VDD = 8V, VDD Comparator Off VDD Comparator On 0.75 1.5 mA IDD Active (UCCX5701) IDD = 10mA 13.5 14.3 15 V VDD Clamp Voltage 13 13.8 15 V (UCCX5702) IDD = 10mA (UCCX5701) 1.3 V VDD Clamp – Start Threshold (UCCX5702) 4.2 V Voltage Reference VDD = 10V to 13V, IVREF = 0mA to 2mA 4.9 5 5.1 V VREF 20 mV Line Regulation VDD = 10V to 13V 2 mV Load Regulation IVREF = 0mA to 2mA 20 50 mA Short Circuit Current VREF = 0V, TJ = 25°C 2 UCC15701/2 UCC25701/2 UCC35701/2 ELECTRICAL CHARACTERISTICS:Unless otherwise specified, VDD = 11V, RT = 60.4k, CT = 330pF, CREF = CVDD = 0.1m F, VFF = 2.0V, and no load on the outputs. PARAMETER TEST CONDITIONS MIN TYP MAX UNITS Line Sense Vth High Line Comparator 3.9 4 4.1 V Vth Low Line Comparator 0.5 0.6 0.7 V Input Bias Current –100 100 nA Oscillator Section 90 100 110 kHz Frequency VFF = 0.8V to 3.2V 90 100 110 kHz Frequency VFF = 0.6V to 3.4V (Note 1) SYNC VIH 2 V SYNC VIL 0.8 V SYNC Input Current VSYNC = 2.0V 3 10 mA RT Voltage VFF = 0.4V 0.5 0.6 0.7 V VFF = 0.8V 0.75 0.8 0.85 V VFF = 2.0V 1.95 2.0 2.05 V VFF = 3.2V 3.15 3.2 3.25 V VFF = 3.6V 3.3 3.4 3.5 V VFF = 0.8V (Note 1) 0.8 V CT Peak Voltage VFF = 3.2V (Note 1) 3.2 V (Note 1) 0 V CT Valley Voltage Soft Start/Shutdown/Duty Cycle Control Section 10 18 30 mA ISS Charging Current 300 500 750 mA ISS Discharging Current 25 100 mV Saturation VDD = 11V, IC Off Fault Counter Section Threshold Voltage VFF = 0.8V to 3.2V 3.8 4 4.2 V Saturation Voltage VFF = 0.8V to 3.2V 100 mV Count Charging Current 10 18 30 mA Current Limit Section Input Bias Current –100 0 100 nA Current Limit Threshold 180 200 220 mV Shutdown Threshold 500 600 700 mV Pulse Width Modulator Section FB Pin Input Impedance VFB = 3V 30 50 100 kW Minimum Duty Cycle VFB = 4.5V, VSCLAMP >= 2.0V 95 99 100 % PWM Gain VFF = 0.8V 35 50 70 %/V Volt Second Clamp Section Maximum Duty Cycle VFF = 0.8V, VSCLAMP = 0.6V 69 74 79 % Minimum Duty Cycle VFF = 3.2V, VSCLAMP = 0.6V 17 19 21 % Output Section 0.4 1 V VOH IOUT = –100mA, (VDD – VOUT) 0.4 1 V VOL IOUT = 100mA 20 100 ns Rise Time CLOAD = 1000pF 20 100 ns Fall Time CLOAD = 1000pF Note 1: Ensured by design. Not 100% tested in production. 3 UCC15701/2 UCC25701/2 UCC35701/2 DETAILED BLOCK DIAGRAM 2*IRT 11 S VFF 6 RT 7 CT 10 Q IRT 3 VDD 4 OUT 5 P GND P WM 0.2V S + VALLEY 8 1.5R VS CLAMP RD P EAK 0.7V FB S YNC 3m A Q RD R 9 4V HIGH LINE VREF I SS 0.6V 4.5V 14 S S DONE 0.6V ILIM 2 25*I CURRENT FAULT 0.2V CURRENT LIMIT VREF 0.2V D P WM S S DONE COUNT 13/9V (35701) 9.6/8.8V (35702) RUN LOW LINE 1 Q R Q VDD SD I R R Q SD 4V FAULT LATCH 5.0V REF 12 VREF 13 GND S HUTDOWN LATCH UDG-98004 PIN DESCRIPTIONS VDD: Power supply pin. A shunt regulator limits supply voltage to 14V typical at 10mA shunt current. RT: The voltage on this pin mirrors VFF over a 0.8V to 3.2V range. A resistor to ground sets the ramp capacitor charge current. The resistor value should be between 20k and 200k. PGND: Power Ground. Ground return for output driver and currents. GND: Analog Ground. Ground return for all other circuits. This pin must be connected directly to PGND on the board. CT: A capacitor to ground provides the oscillator/ feedforward sawtooth waveform. Charge current is 2 · IRT, resulting in a CT slope proportional to the input voltage. The ramp voltage range is GND to VRT. OUT: Gate drive output. Output resistance is 10W maximum. Period and oscillator frequency is given by: VFF: Voltage feedforward pin. This pin connects to the power supply input voltage through a resistive divider and provides feedforward compensation over a 0.8V to 3.2V range. A voltage greater than 4.0V or less than 0.6V on this pin initiates a soft stop cycle. 4 T= VR T · CT + t DIS CH » 0 . 5 · RT · CT 2 · IR T F» 2 R T · CT UCC15701/2 UCC25701/2 UCC35701/2 PIN DESCRIPTIONS (cont.) VSCLAMP: Voltage at this pin is compared to the CT voltage, providing a constant volt-second limit. The comparator output terminates the PWM pulse when the ramp voltage exceeds VSCLAMP. The maximum on time is given by: source. While the soft start capacitor is charging, and while VSS < (0.4 VFB), the duty cycle, and therefore the output voltage of the converter is determined by the soft start circuitry. At High Line or Low Line fault conditions, the soft start capacitor is discharged with a controlled discharge current of about 500mA. During the discharge time, the duty cycle of the converter is gradually decreased to zero. This soft stop feature allows the synchronous rectifiers to gradually discharge the output LC filter. An abrupt shut off can cause the LC filter to oscillate, producing unpredictable output voltage levels. V · CT t ON = VS CLAMP 2 · IR T The maximum duty cycle limit is given by: DMAX = t ON VVS CLAMP = T VR T FB: Input to the PWM comparator. This pin is intended to be driven with an optocoupler circuit. Input impedance is 50kW Typical modulation range is 1.6V to 3.6V. All other fault conditions (UVLO, VREF Low, Over Current (0.6V on ILIM) or COUNT) will cause an immediate stop of the converter. Furthermore, both the Over Current fault and the COUNT fault will be internally latched until VDD drops below 9V or VFF goes below the 600mV threshold at the input of the Low Line comparator. SYNC: Level sensitive oscillator sync input. A high level forces the gate drive output low and resets the ramp capacitor. On-time starts at the negative edge the pulse. There is a 3mA pull down current on the pin, allowing it to be disconnected when not used. After all fault conditions are cleared and the soft start capacitor is discharged below 200 mV, a soft start cycle will be initiated to restart the converter. VREF: 5.0V trimmed reference with 2% variation over line, load and temperature. Bypass with a minimum of 0.1mF to ground. ILIM: Provides a pulse by pulse current limit by terminating the PWM pulse when the input is above 200mV. An input over 600mV initiates a latched soft stop cycle. SS: Soft Start pin. A capacitor is connected between this pin and ground to set the start up time of the converter. After power up (VDD>13V AND VREF>4.5V), or after a fault condition has been cleared, the soft start capacitor is charged to VREF by a nominal 18mA internal current COUNT: Capacitor to ground integrates current pulses generated when ILIM exceeds 200mV. A resistor to ground sets the discharge time constant. A voltage over 4V will initiate a latched soft stop cycle. APPLICATION INFORMATION (Note: Refer to the Typical Application Diagram on the first page of this datasheet for external component names.) All the equations given below should be considered as first order approximations with final values determined empirically for a specific application. The circuit will start at this point. IVDD will increase from the start up value of 130mA to the run value of 750mA. The capacitor on SS is charged with a 18mA current. When the voltage on SS is greater than 0.8V, output pulses can begin, and supply current will increase to a level determined by the MOSFET gate charge requirements to IVDD ~ 1mA + QT · fs. When the output is active, the bootstrap winding should be sourcing the supply current. If VDD falls below the UVLO stop threshold, the controller will enter a shutdown sequence and turn the controller off, returning the start sequence to the initial condition. Power Sequencing VDD is normally connected through a high impedance (R6) to the input line, with an additional path (R7) to a low voltage bootstrap winding on the power transformer. VFF is connected through a divider (R1/R2) to the input line. For circuit activation, all of the following conditions are required: VDD Clamp An internal shunt regulator clamps VDD so the voltage does not exceed a nominal value of 14V. If the regulator is active, supply current must be limited to less than 20mA. 1. VFF between 0.6V and 4.0V (operational input voltage range). 2. VDD has been under the UVLO stop threshold to reset the shutdown latch. 3. VDD is over the UVLO start threshold. 5 UCC15701/2 UCC25701/2 UCC35701/2 APPLICATION INFORMATION (cont.) Output Inhibit VFF is intended to operate accurately over a 4:1 range between 0.8V and 3.2V. Voltages at VFF below 0.6V or above 4.0V will initiate a soft stop cycle and a chip restart when the under/over voltage condition is removed. During normal operation, OUT is driven high at the start of a clock period and is driven low by voltages on CT, FB or VSCLAMP. Volt-Second Clamp The following conditions cause the output to be immediately driven low until a clock period starts where none of the conditions are true: A constant volt-second clamp is formed by comparing the timing capacitor ramp voltage to a fixed voltage derived from the reference. Resistors R4 and R5 set the volt-second limit. For a volt-second product defined as VIN tON(max), the required voltage at VSCLAMP is: 1. ILIM > 0.2V 2. FB or SS is less than 0.8V æ R2 ö ÷ · VIN · t ON (ma x) ç èR1 + R 2 ø . RT · CT Current Limiting ( ILIM is monitored by two internal comparators. The current limit comparator threshold is 0.2V. If the current limit comparator is triggered, OUT is immediately driven low and held low for the remainder of the clock cycle, providing pulse-by-pulse over-current control for excessive loads. This comparator also causes CF to be charged for the remainder of the clock cycle. ) The duty cycle limit is then: VVS CLAMP , or VVFF If repetitive cycles are terminated by the current limit comparator causing COUNT to rise above 4V, the shutdown latch is set. The COUNT integration delay feature will be bypassed by the shutdown comparator which has a 0.6V threshold. The shutdown comparator immediately sets the shutdown latch. RF in parallel with CF resets the COUNT integrator following transient faults. RF must be greater than (4 · R4) · (1 – DMAX). VVS CLAMP . æ R2 ö ÷ VIN · ç èR1 + R 2 ø The maximum duty cycle is realized when the feedforward voltage is set at the low end of the operating range (VFF = 0.8V). The absolute maximum duty cycle is: DMAX = VVS CLAMP VR EF R5 = · 0.8 0.8 R 4 + R 5 Frequency Set Latched Shutdown The frequency is set by a resistor from RT to ground and a capacitor from CT to ground. The frequency is approxi2 mately: F = (RT · CT ) If ILIM rises above 0.6V, or COUNT rises to 4V, the shutdown latch will be set. This will force OUT low, discharge SS and COUNT, and reduce IDD to approximately 750mA. When, and if, VDD falls below the UVLO stop threshold, the shutdown latch will reset and IDD will fall to 130mA, allowing the circuit to restart. If VDD remains above the UVLO stop threshold (within the UVLO band), an alternate restart will occur if VFF is momentarily reduced below 1V. External shutdown commands from any source may be added into either the COUNT or ILIM pins. External synchronization is via the SYNC pin. The pin has a 1.5V threshold , making it compatible with 5V and 3.3V CMOS logic. The input is level sensitive, with a high input forcing the oscillator ramp low and the output low. An active pull down on the SYNC pin allows it to be unconnected when not used. Gate Drive Output Voltage Feedforward The UCC35701/2 is capable of a 1A peak output current. Bypass with at least 0.1mF directly to PGND. The capacitor must have a low equivalent series resistance and inductance. The connection from OUT to the power MOSFET gate should have a 2W or greater damping resistor and the distance between chip and MOSFET should be minimized. A low impedance path must be established between the MOSFET source (or ground side of the current sense resistor), the VDD capacitor and PGND. PGND should then be connected by a single path (shown as RGND) to GND. The voltage slope on CT is proportional to line voltage over a 4:1 range and equals 2·VFF (RT·CT). The capacitor charging current is set by the voltage across RT. V(RT) tracks VFF over a range of 0.8V to 3.2V. A changing line voltage will immediately change the slope of V(CT), changing the pulse width in a proportional manner without using the feedback loop, providing excellent dynamic line regulation. 6 UCC15701/2 UCC25701/2 UCC35701/2 APPLICATION INFORMATION (cont.) UCC35701/2 is pin to pin compatible to UCC3570 but is not a direct drop-in replacement for UCC3570 sockets. The changes required to the power supply printed circuit board of for existing UCC3570 designs are minimal. For conversion, only one extra resistor to set the volt-second clamp needs to be added to the existing PC board layouts. In addition, some component values will need to be changed due to the functionality change in of four of the IC pins. Transitioning From UCC3570 To UCC35701 The UCC35701/2 is an advanced version of the popular, low power UCC3570 PWM. Significant improvements were made to the IC’s oscillator and PWM control sections to enhance overall system performance. All of the key attributes and functional blocks of the UCC3570 were maintained in the UCC35701/2. A typical application using UCC3570 and UCC35701/2 is shown in Fig. 6 for comparison. The Pinout Changes from UCC3570 are as follows. The advantages of the UCC35701/2 over the UCC3570 are as follows. Pin 7 was changed from SLOPE to RT (for timing resistor) Improved oscillator and PWM control section. Pin 8 was changed from ISET to VSCLAMP (requiring one additional resistor from pin 9 to VREF) A precise maximum volt-second clamp circuit. The UCC3570 has a dual time base between oscillator and feedforward circuitry. The integated time base in UCC35701/2 improves the duty cycle clamp accuracy, providing better than ± 5% accurate volt- second clamp over full temperature range. Pin 10 was changed from RAMP to CT (single timing capacitor) Pin 11 was changed from FREQ to SYNC (input only) Additional Information Separately programmable oscillator timing resistor (RT) and capacitor (CT) circuits provide a higher degree of versatility. Please refer to the following two Unitrode application topics on UCC3570 for additional information. An independent SYNC input pin for simple external synchronization. [1] Application Note U-150, Applying the UCC3570 Voltage-Mode PWM Controller to Both Off-line and DC/DC Converter Designs by Robert A. Mammano A smaller value filter capacitor (0.1mF) can be used with the enhanced reference voltage. [2] Design Note DN-62, Switching Power Supply Topology, Voltage Mode vs. Current Mode by Robert Mammano TYPICAL WAVEFORMS FEEDBK VS CLAMP CT S OFTS T S OFT S TART HIGH DC LOW DC ZERO DC S OFT S TOP V-S CLAMP Figure 1. Timing diagram for PWM action with forward, soft start and volt-second clamp. 7 UDG-98207 UCC15701/2 UCC25701/2 UCC35701/2 TYPICAL WAVEFORMS (cont.) VFF CT S YNC UDG-98208 Figure 2. Timing diagram for oscillator waveforms showing feedforward action and synchronization. TYPICAL CHARACTERISTIC CURVES 1.03 1000 100 NORMALIZED DUTY CYCLE FREQUENCY [kHz] VFF=3.2 100pF 150pF 220pF 330pF 470pF 10 20 60 100 140 RT [K ] 180 NORMALIZED FREQUENCY 1 0.99 VFF=3.2 0.98 5 25 45 0.98 -35 -15 5 25 45 65 85 Figure 5. Normalized maximum duty cycle vs. temperature. VFF=0.8 -15 0.99 TEMPERATURE [°C] 1.01 -35 VFF=0.8 1.00 -55 CT=330pF FOSC = 100kHz -55 1.01 0.97 220 Figure 3. Oscillator frequency vs. RT and CT. 1.02 1.02 65 85 105 125 TEMPERATURE [°C] Figure 4. Oscillator frequency vs. temperature. 8 105 125 UCC15701/2 UCC25701/2 UCC35701/2 APPLICATION INFORMATION (cont.) VIN+ R1 R5 UCC3570 R2 6 VFF 7 S LOP E 10 RAMP 9 IS ET 11 FREQ 14 SS 1 COUNT R6 VDD 3 VOUT R3 CR C4 C1 R8 OUT 4 R4 R9 CT RT ILIM 2 C2 R S NS CS S CF RF P GND 5 R GND C3 12 VREF 8 FB R7 GND 13 R11 VOUT C5 R13 C6 R12 R14 C7 R15 VIN+ UCC35701 R1 R5 R2 R6 6 VFF VDD 3 VOUT R3 7 CT C4 RT C1 R8 10 CT OUT 4 9 ILIM 2 R4 R9 R NEW VS CLAMP C2 11 S YNC R S NS CS S 14 S S CF 1 RF P GND 5 COUNT R GND C3 12 VREF R7 GND 13 8 FB R11 VOUT C5 R12 R13 C6 R14 C7 R15 UDG-98210 Figure 6. Single-ended forward circuit comparison between UCC3570 and UCC37501. 9 UCC15701/2 UCC25701/2 UCC35701/2 REVISION HISTORY DATE 02/16/05 6/16/05 REVISION SLUS293B SLUS293C REASON Add FB to abs max table. Created revision history table. Updated block diagram and the SS pin description. 10 PACKAGE OPTION ADDENDUM www.ti.com 14-Oct-2022 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan (2) Lead finish/ Ball material MSL Peak Temp Op Temp (°C) Device Marking (3) Samples (4/5) (6) UCC25701D ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 UCC25701D Samples UCC25701DTR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 UCC25701D Samples UCC25701N ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 UCC25701N Samples UCC25701NG4 ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 UCC25701N Samples UCC25701PW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 25701 Samples UCC25701PWG4 ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 25701 Samples UCC25702D ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 UCC25702D Samples UCC25702DTR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 85 UCC25702D Samples UCC25702N ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type -40 to 85 UCC25702N Samples UCC25702PW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 25702 Samples UCC25702PWTR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 25702 Samples UCC35701D ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 UCC35701D Samples UCC35701DTR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 UCC35701D Samples UCC35701N ACTIVE PDIP N 14 25 RoHS & Green NIPDAU N / A for Pkg Type 0 to 70 UCC35701N Samples UCC35701PW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-2-260C-1 YEAR 0 to 70 35701 Samples UCC35702D ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM 0 to 70 UCC35702D Samples UCC35702PW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-2-260C-1 YEAR 0 to 70 35702 Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. Addendum-Page 1 PACKAGE OPTION ADDENDUM www.ti.com 14-Oct-2022 OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of
UCC35701DTR
1. 物料型号:文档描述了UCC15701/2、UCC25701/2和UCC35701/2这三个系列的脉冲宽度调制器(PWM)。

2. 器件简介:这些调制器适用于使用主侧控制的隔离式开关电源,可以用于离线应用和DC/DC转换器设计,例如分布式电源系统架构或作为电信电源。

3. 引脚分配:文档提供了详细的引脚分配图和每个引脚的功能描述。

4. 参数特性:包括700kHz的工作频率、集成振荡器/电压馈通、正向补偿、精确的占空比限制、精确的伏秒钳位、光耦接口、故障计数关机、故障锁定或自动关机、软停止优化同步整流、1A峰值门驱动输出、130A启动电流和750A工作电流等。

5. 功能详解:文档详细解释了每个功能,如软启动、软停止、故障保护、欠压锁定(UVLO)、电压馈通补偿、同步整流等。

6. 应用信息:提供了典型应用图和详细的应用信息,包括电路启动、功率序列、输出禁止、电流限制、锁定关机和电压馈通等。

7. 封装信息:提供了不同封装类型的信息,如SOIC、PDIP和TSSOP,以及它们的订购信息。

8. 电气特性:列出了在特定条件下的电气参数,包括UVLO部分、供电电流、参考电压、线路感应、振荡器部分、软启动/关机/占空比控制部分、故障计数器部分、电流限制部分、脉冲宽度调制部分和输出部分。

9. 详细块图:提供了内部功能块的详细图表。

10. 引脚描述:进一步详细描述了每个引脚的功能。

11. 应用信息:提供了转换UCC3570到UCC35701的指南和优势。

12. 典型波形和特性曲线:提供了PWM操作、前馈作用和同步的时序图,以及振荡器频率与温度的关系图。

13. 修订历史:记录了文档的修订历史。

14. 封装选项附录:提供了不同封装选项的详细信息,包括状态、封装类型、图纸、引脚数量、环保计划、铅/球材料、MSL峰值温度、操作温度、设备标记和样品信息。

15. 包装材料信息:提供了胶带和卷轴的尺寸信息。
UCC35701DTR 价格&库存

很抱歉,暂时无法提供与“UCC35701DTR”相匹配的价格&库存,您可以联系我们找货

免费人工找货
UCC35701DTR
    •  国内价格
    • 1000+31.79000

    库存:8692