0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
ADSD-1410S

ADSD-1410S

  • 厂商:

    CANDD

  • 封装:

  • 描述:

    ADSD-1410S - Dual 14-Bit, 10MSPS Sampling A/D Converter - C&D Technologies

  • 数据手册
  • 价格&库存
ADSD-1410S 数据手册
ADSD-1410S Dual 14-Bit, 10MSPS Sampling A/D Converter FEATURES • • • • • • • 14-bit resolution; 10MSPS sampling rate Functionally complete; ±2.5V input range No missing codes over full temperature range Edge-triggered ±5V supplies, 1.6 Watts 76dB SNR, –83dB THD Ideal for both time and frequency domain applications INPUT/OUTPUT CONNECTIONS PIN FUNCTION PIN FUNCTION 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 INPUT A +5VA ANALOG GROUND N.C. OFFSET A RANGE 1.6V REF ANALOG GROUND –5V ENABLE A START A VDD BIT 14 (LSB) BIT 13 BIT 12 BIT 11 BIT 10 BIT 9 BIT 8 DGND 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 INPUT B +5VA ANALOG GROUND N.C. OFFSET B N.C. EOC A ANALOG GROUND –5V ENABLE B START B EOC B BIT 1 (MSB) BIT 2 BIT 3 BIT 4 BIT 5 BIT 6 BIT 7 DGND GENERAL DESCRIPTION The ADSD-1410S is a functionally complete, dual 14-bit, 10MSPS, sampling A/D converter. Its standard, 40-pin, triple-wide SMT DIP contains two fast-settling sample/hold amplifiers, two 14-bit A/D converters, multiplexed output buffers, a precision reference, and all the timing and control logic necessary to operate from either two or a single start convert pulse. The ADSD-1410S is optimized for wideband frequencydomain applications and is fully FFT tested. The ADSD1410S requires only ±5V supplies and typically consumes 1.6 Watts. The digital output power supply is capable of directly driving 5V or 3V logic systems. Models are available in either commercial 0 to +70°C or military -55 to +125°C operating temperature ranges. Figure 1. ADSD-1410S Functional Block Diagram www.cd4power.com Page 1 of 5 ® ® ADSD-1410S ABSOLUTE MAXIMUM RATINGS PARAMETERS +5VCC Supply (Pins 2, 39) –5VEE Supply (Pins 9, 32) VDD Supply (Pin 12) Digital Inputs (Pins 10, 11, 30, 31) Analog Input (Pins 1, 40) Lead Temp. (10 seconds) LIMITS 0 to +6 0 to –6 –0.3 to (VCC +0.3) –0.3 to (VDD +0.3) ±7 +300 UNITS Volts Volts Volts Volts Volts °C DYNAMIC PERFORMANCE Total Harm. Distort. (–0.5dB) dc to 500kHz 500kHz to 5MHz Signal-to-Noise Ratio (w/o distortion, –0.5dB dc to 500kHz 500kHz to 5MHz Signal-to-Noise Ratio (and distortion, –0.5dB) dc to 500kHz 500kHz to 5MHz Spurious Free Dyn. Range ➀ dc to 500kHz 500kHz to 5MHz Two-tone IMD Distortion (fin = 4.85MHz, fs = 10MHz, –0.5dB) Input Bandwidth (–3dB) Small Signal (–20dB input) Large Signal (–0.5dB input) Aperture Delay Time Aperature Uncertainty S/H Acq. Time, (to ±0.003%FSR) Step input Feedthrough Rejection (fin = 5MHz) Noise TIMING SPECIFICATIONS — — — –0.99 –0.99 –0.99 — — — — — — ±1 ±1 ±2 ±0.5 ±0.5 ±0.75 ±0.25 ±0.25 ±0.5 ±0.3 ±0.3 ±0.6 — — — +1.5 +1.5 +1.75 ±0.5 ±0.5 ±0.8 ±0.6 ±0.6 ±0.8 LSB LSB LSB LSB LSB LSB %FSR %FSR %FSR %FSR %FSR %FSR Conversion Rate Start Convert High Start Convert Low Start Convert to EOC Delay EOC to Data Valid Delay Output Enable Delay Output Disable Delay POWER REQUIREMENTS Power Supply Ranges –5VEE Supply +5VCC Supply VDD Supply Power Supply Currents –5VEE Supply +5VCC Supply VDD Supply Power Dissipation Power Supply Rejection Volts Volts Volts Volts mA mA mA mA Volts Volts mA PHYSICAL/ENVIRONMENTAL Oper. Temp. Range, Ambient ADSD-1410S ADSD-1410S-EX Storage Temperature Range Package Type 0 –55 –65 — +70 — +125 — +150 40-pin, SMT TDIP °C °C °C –5.25 +4.75 +3.0 –100 — — — — –5.0 +5.0 +5.0 –89 +230 +2.0 1.6 — –4.75 +5.25 VCC — +245 +5.0 1.7 ±0.01 Volts Volts Volts mA mA mA Watts %FSR%V 1 25 25 2 0 1 1 — 50 50 6 7 6 6 10 500 500 10 12 13 13 MHz ns ns ns ns ns ns MIN. — — 74 74 72 72 — — — — — — — — — — TYP . –84 –83 76 76 75 75 –87 –86 –80 14 14 — — — 85 250 MAX. –80 –77 — — — — –82 –80 — — — ±10 5 25 — — UNITS dB dB dB dB dB dB dB dB dB MHz MHz ns ps ns dB μVrms FUNCTIONAL SPECIFICATIONS (TA = +25°C, VCC = +5V, VDD = +5V, VEE = –5V, 10MSPS sampling rate,Vin = ±2.5V and a minimum 7 minute warmup unless otherwise specified.) ANALOG INPUTS Input Voltage Range Input Impedence Input Capacitance DIGITAL INPUTS Logic Levels Logic "1" Logic "0" Logic Loading "1" Logic Loading "0" PERFORMANCE Integral Non-Linearity +25°C (fin=10kHz) 0 to +70°C –55 to +125°C Differential Non-Linearity (fin = 10kHz) +25°C 0 to +70°C –55 to +125°C Offset Error +25°C (see Figure 3) 0 to +70°C –55 to +125°C Gain Error +25°C (see Figure 3) 0 to +70°C –55 to +125°C No Missing Codes 14 Bits Resolution OUTPUTS Output Coding Logic Level Logic "1" Offset Bin. +3.8 +2.48 — — — — — — +1.5 +1.5 — — — — — — — — — +1.6 +1.6 — — — +0.5 +0.5 –8 –4 +8 +4 +1.7 +1.7 5 +2.4 — — — — — — — — +0.8 +10 –10 Volts Volts μA μA MIN. — 610 — TYP . ±2.5V 620 7 MAX. — 630 15 UNITS Volts Ω pF –55 to +125°C 14 Bits VDD = +5V VDD = +3.3V Logic "0" VDD = +5V VDD = +3.3V Logic Loading "1" VDD = +5V VDD = +3.3V Logic Loading "0" VDD = +5V VDD = +3.3V Internal Reference Voltage, +25°C 0 to +70°C External Current Footnote: ➀ Same specification as In-Band Harmonics and Peak Harmonics. www.cd4power.com Page 2 of 5 ® ® ADSD-1410S TECHNICAL NOTES 1. Rated performance requires using good high-frequency circuit board layout techniques. Connect the digital and analog grounds to one point, the analog ground plane beneath the converter. Due to the inductance and resistance of the power supply return paths, return the analog and digital ground separately to the power supplies. Table 2. Offset Adjustment Input Range ±2.5V Offset Adjust +1/2 LSB +0.000153V Table 3. Output Coding CALIBRATION PROCEDURE 1. Connect the converter per Figure 3. Apply a pulse of 50 nanoseconds typical to START CONVERT (pin 11) at a rate of 2MHz. This rate is chosen to reduce flicker if LED's are used on the outputs for calibration purposes. 2. Zero (Offset) Adjustments Apply a precision voltage reference source between ANALOG INPUT A (pin 1) and SIGNAL GROUND (pin 3), then adjust the reference source output per Table 2. Adjust trimpot R1 until the code flickers equally between 10 0000 0000 0000 and 10 0000 0000 0001. 3. Repeat above step for Analog Input B (Pin 40). Use trimpot R2 for the zero (Offset) adjustment . OUTPUT CODING MSB LSB INPUT RANGE ±2.5V BIPOLAR SCALE 11 11 11 10 01 00 00 00 1111 1000 0000 0000 0000 1000 0000 0000 1111 0000 0000 0000 0000 0000 0000 0000 1111 0000 0000 0000 0000 0000 0001 0000 +2.499695 +1.875000 +1.250000 ±0.000000 –1.250000 –1.875000 –2.499695 –2.500000 +FS – 1LSB +3/4FS +1/2FS 0 –1/2FS –3/4FS –FS+1LSB –FS 4. To confirm proper operation of the device, vary the precision reference voltage source to obtain the output coding listed in Table 3. Figure 2. ADSD-1410S Timing Diagram www.cd4power.com Page 3 of 5 ® ® ADSD-1410S Notes: ➀ Outputs are enabled by either turning ENABLE A (Pin 10) or ENABLE B (Pin 31) low for respective analog inputs A or B. A high on both ENABLE A and ENABLE B results in disabling the output bus (High Z). See timing diagram for details. Figure 3. ADSD-1410S Connection Diagram THERMAL REQUIREMENTS The ADSD-1410S sampling A/D converter is fully characterized and specified over the commercial operating temperature (ambient) range of 0 to +70°C and military temperature range of –55 to +125°C (EX suffix). All room-temperature (TA = +25°C) production testing is performed without the use of heat sinks or forced-air cooling. Thermal impedance figures for each device are listed in their respective specification tables. These devices do not normally require heat sinks, however, standard precautionary design and layout procedures should be used to ensure devices do not overheat. The ground and power planes beneath the package, as well as all pcb signal runs to and from the device, should be as heavy as possible to help conduct heat away from the package. Electricallyinsulating, thermally-conductive "pads" may be installed underneath the package. Minimal air flow over the surface can greatly help reduce the package temperature. www.cd4power.com Page 4 of 5 ® ® ADSD-1410S MECHANICAL DIMENSIONS INCHES (mm) 2.10 0.262 0.025 Typ. 0.100 Typ. 1.900 Opening In Shell To Prevent Fluid Entrapment 0.06 0.10 1.09 0.015 Thick Copper Leads Bottom Of Leads To Be Coplanar to 0.005 ORDERING INFORMATION MODEL NUMBER ADSD-1410S ADSD-1410S-EX OPERATING TEMP RANGE . 0 to +70°C –55 to +125°C Contact C&D Technologies (Datel) for high-reliability versions C&D Technologies (NCL), Ltd. Milton Keynes, England Tel: +44 (0) 1908.615232 E-mail: mk@cdtechno.com C&D Technologies (DATEL) S.a.r.l. Montigny Le Bretonneux, France Tel: +33 (0) 1.34.60.01.01 E-mail: france@cdtechno.com C&D Technologies (DATEL), Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: 508.339.3000, 800.233.2765 Fax: 508.339.6356 www.cd4power.com E-mail: sales@cdtechno.com ISO 9001:2000 REGISTERED DS-0559A 06/06 C&D Technologies (DATEL) GmbH München, Germany Tel: +49 (0) 89.544334.0 E-mail: munich@cdtechno.com C&D Technologies KK Tokyo and Osaka, Japan Tel: +81 3.3779.1031, 6.6354.2025 E-mail: tokyo@cdtechno.com, osaka@cdtechno.com C&D Technologies (DATEL) China Shanghai, People’s Republic of China Tel: +86.50273678 E-mail: shanghai@cdtechno.com DATEL makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice. The DATEL logo is a registered DATEL, Inc. trademark. www.cd4power.com Page 5 of 5
ADSD-1410S 价格&库存

很抱歉,暂时无法提供与“ADSD-1410S”相匹配的价格&库存,您可以联系我们找货

免费人工找货