Please note that Cypress is an Infineon Technologies Company.
The document following this cover page is marked as “Cypress” document as this is the
company that originally developed the product. Please note that Infineon will continue
to offer the product to new and existing customers as part of the Infineon product
portfolio.
Continuity of document content
The fact that Infineon offers the following product as part of the Infineon product
portfolio does not lead to any changes to this document. Future revisions will occur
when appropriate, and any changes will be set out on the document history page.
Continuity of ordering part numbers
Infineon continues to support existing part numbers. Please continue to use the
ordering part numbers listed in the datasheet for ordering.
www.infineon.com
CY22392 Automotive
Three-PLL General Purpose
Flash Programmable Clock Generator
CY22392 Automotive, Three-PLL General Purpose Flash Programmable Clock Generator
Features
■
Three Integrated Phase-locked Loops
■
Ultra Wide Divide Counters (8-bit Q, 11-bit P, and 7-bit Post
Divide)
■
Improved Linear Crystal Load Capacitors
■
Flash Programmability
■
Field Programmable
■
Low-jitter, High-accuracy Outputs
■
Power Management Options (Shutdown, OE, Suspend)
■
Configurable Crystal Drive Strength
■
Frequency Select through three External LVTTL Inputs
■
3.3 V Operation
■
Automotive A temperature range
■
AEC-Q100 Qualified
■
16-pin TSSOP Package
■
CyClocksRT™ Support
Benefits
■
Generates up to three unique frequencies on six outputs up to
166 MHz from an external source. Functional upgrade for
current CY2292 family.
■
Enables 0 ppm frequency generation and frequency
conversion under the most demanding applications.
■
Improves frequency accuracy over temperature, age, process,
and initial offset.
■
Nonvolatile programming enables easy customization, fast
turnaround, performance tweaking, design timing margin
testing, inventory control, lower part count, and more secure
product supply. In addition, any part in the family can also be
programmed multiple times, which reduces programming
errors and provides an easy upgrade path for existing designs.
■
In-house programming of samples and prototype quantities is
available using the CY3672 development kit.
■
Performance
suitable
for
high-end
multimedia,
communications, industrial, A/D Converters, and consumer
applications.
■
Supports numerous low power application schemes and
reduces EMI by enabling unused outputs to be turned off.
■
Adjusts crystal drive strength for compatibility with virtually all
crystals.
■
3-bit external frequency select options for PLL1, CLKA, and
CLKB.
■
Industry-standard supply voltage.
■
Industry-standard packaging saves on board space.
■
Easy to use software support for design entry.
Functional Description
For a complete list of related resources, click here.
Logic Block Diagram
XTALIN
XTALOUT
XBUF
OSC.
CONFIGURATION
FLASH
PLL1
11 BIT P
8 BIT Q
SHUTDOWN/OE
PLL2
S0
11 BIT P
8 BIT Q
S1
S2/SUSPEND
4x4
Crosspoint
Switch
PLL3
11 BIT P
8 BIT Q
Cypress Semiconductor Corporation
Document Number: 001-88434 Rev. *D
•
198 Champion Court
•
Divider
/2,3, or 4
CLKE
Divider
7 BIT
CLKD
Divider
7 BIT
CLKC
Divider
7 BIT
CLKB
Divider
7 BIT
CLKA
San Jose, CA 95134-1709
•
408-943-2600
Revised April 24, 2020
CY22392 Automotive
Contents
Pin Configurations ........................................................... 3
Pin Definitions .................................................................. 3
Operation ........................................................................... 4
Configurable PLLs ....................................................... 4
General Purpose Inputs .............................................. 4
Crystal Input ................................................................ 4
Output Configuration ................................................... 4
Power Saving Features ............................................... 4
Improving Jitter ............................................................ 5
Power Supply Sequencing .......................................... 5
CyberClocks™ Software .................................................. 5
Device Programming ........................................................ 5
Junction Temperature Limitations .................................. 5
Maximum Ratings ............................................................. 6
Operating Conditions ....................................................... 6
Electrical Characteristics ................................................. 6
Switching Characteristics ................................................ 7
Document Number: 001-88434 Rev. *D
Switching Waveforms ...................................................... 8
Test Circuit ........................................................................ 8
Ordering Information ........................................................ 9
Possible Configurations ............................................... 9
Ordering Code Definitions ........................................... 9
Package Diagrams .......................................................... 10
Acronyms ........................................................................ 11
Document Conventions ................................................. 11
Units of Measure ....................................................... 11
Document History Page ................................................. 12
Sales, Solutions, and Legal Information ...................... 13
Worldwide Sales and Design Support ....................... 13
Products .................................................................... 13
PSoC® Solutions ....................................................... 13
Cypress Developer Community ................................. 13
Technical Support ..................................................... 13
Page 2 of 13
CY22392 Automotive
Pin Configurations
Figure 1. 16-pin TSSOP pinout
SHUTDOWN/OE
CLKC
1
16
VDD
2
15
S2/SUSPEND
AGND
3
14
AVDD
XTALIN
4
13
S1
XTALOUT
XBUF
5
12
6
11
S0
GND
CLKD
7
10
CLKA
CLKE
8
9
CLKB
Pin Definitions
Name
Pin Number
CLKC
1
Configurable clock output C
Description
VDD
2
Power supply
AGND
3
Analog Ground
XTALIN
4
Reference crystal input or external reference clock input
XTALOUT
5
Reference crystal feedback
XBUF
6
Buffered reference clock output
CLKD
7
Configurable clock output D
CLKE
8
Configurable clock output E
CLKB
9
Configurable clock output B
CLKA
10
Configurable clock output A
GND
11
Ground
S0
12
General Purpose Input for Frequency Control; bit 0
S1
13
General Purpose Input for Frequency Control; bit 1
AVDD
14
Analog Power Supply
S2/SUSPEND
15
General Purpose Input for Frequency Control; bit 2. Optionally Suspend mode control input.
SHUTDOWN/OE
16
Places outputs in three-state condition and shuts down chip when Low. Optionally, only places
outputs in tristate condition and does not shut down chip when Low.
Document Number: 001-88434 Rev. *D
Page 3 of 13
CY22392 Automotive
Operation
applications that
requirements.
The CY22392 is an upgrade to the existing CY2292. The new
device has a wider frequency range, greater flexibility, improved
performance, and incorporates many features that reduce PLL
sensitivity to external system issues.
The value of the load capacitors is determined by six bits in a
programmable register. The load capacitance can be set with a
resolution of 0.375 pF for a total crystal load range of 6 pF to
30 pF.
The device has three PLLs which, when combined with the
reference, enable up to four independent frequencies to be
output on up to six pins. These three PLLs are completely
programmable.
For driven clock inputs the input load capacitors may be
completely bypassed. This enables the clock chip to accept
driven frequency inputs up to 166 MHz. If the application requires
a driven input, then XTALOUT must be left floating.
Configurable PLLs
PLL1 generates a frequency that is equal to the reference
divided by an 8-bit divider (Q) and multiplied by an 11-bit divider
in the PLL feedback loop (P). The output of PLL1 is sent to the
crosspoint switch. The output of PLL1 is also sent to a /2, /3, or
/4 synchronous post-divider that is output through CLKE. The
frequency of PLL1 can be changed by external CMOS inputs,
S0, S1, S2. See the following section on General Purpose Inputs
for more details.
PLL2 generates a frequency that is equal to the reference
divided by an 8-bit divider (Q) and multiplied by an 11-bit divider
in the PLL feedback loop (P). The output of PLL2 is sent to the
crosspoint switch.
PLL3 generates a frequency that is equal to the reference
divided by an 8-bit divider (Q) and multiplied by an 11-bit divider
in the PLL feedback loop (P). The output of PLL3 is sent to the
cross-point switch.
General Purpose Inputs
S0, S1, and S2 are general purpose inputs that can be
programmed to enable eight different frequency settings.
Options that may be switched with these general purpose inputs
are as follows: the frequency of PLL1, the output divider of CLKB,
and the output divider of CLKA.
CLKA and CLKB both have 7-bit dividers that point to one of two
programmable settings (register 0 and register 1). Both clocks
share a single register control, so both must be set to register 0,
or both must be set to register 1.
For example, the part may be programmed to use S0, S1, and
S2 (0, 0, 0 to 1, 1, 1) to control eight different values of P and Q
on PLL1. For each PLL1 P and Q setting, one of the two CLKA
and CLKB divider registers can be chosen. Any divider change
as a result of switching S0, S1, or S2 is guaranteed to be glitch
free.
Crystal Input
The input crystal oscillator is an important feature of this device
because of its flexibility and performance features.
The oscillator inverter has programmable drive strength. This
enables maximum compatibility with crystals from various
manufacturers, processes, performances, and qualities.
The input load capacitors are placed on-die to reduce external
component cost. These capacitors are true parallel-plate
capacitors for ultra-linear performance. These were chosen to
reduce the frequency shift that occurs when non-linear load
capacitance interacts with load, bias, supply, and temperature
changes. Non-linear (FET gate) crystal load capacitors must not
be used for MPEG, POTS dial tone, communications, or other
Document Number: 001-88434 Rev. *D
are
sensitive
to
absolute
frequency
Output Configuration
Under normal operation there are four internal frequency
sources that may be routed through a programmable crosspoint
switch to any of the four programmable 7-bit output dividers. The
four sources are: reference, PLL1, PLL2, and PLL3. In addition,
many outputs have a unique capability for even greater flexibility.
The following is a description of each output.
CLKA’s output originates from the crosspoint switch and goes
through a programmable 7-bit post divider. The 7-bit post divider
derives its value from one of two programmable registers. Each
of the eight possible combinations of S0, S1, S2 controls which
of the two programmable registers is loaded into CLKA’s 7-bit
post divider. See the section General Purpose Inputs for more
information.
CLKB’s output originates from the crosspoint switch and goes
through a programmable 7-bit post divider. The 7-bit post divider
derives its value from one of two programmable registers. Each
of the eight possible combinations of S0, S1, and S2 controls
which of the two programmable registers is loaded into CLKA’s
7-bit post divider. See the section General Purpose Inputs for
more information.
CLKC’s output originates from the crosspoint switch and goes
through a programmable 7-bit post divider. The 7-bit post divider
derives its value from one programmable register.
CLKD’s output originates from the crosspoint switch and goes
through a programmable 7-bit post divider. The 7-bit post divider
derives its value from one programmable register.
CLKE’s output originates from PLL1 and goes through a post
divider that may be programmed to /2, /3, or /4.
XBUF is simply the buffered reference.
The clock outputs have been designed to drive a single point
load with a total lumped load capacitance of 15 pF. While driving
multiple loads is possible with proper termination, it is generally
not recommended.
Power Saving Features
The SHUTDOWN/OE input tristates the outputs when pulled low.
If system shutdown is enabled, a Low on this pin also shuts off
the PLLs, counters, the reference oscillator, and all other active
components. The resulting current on the VDD pins is less than
5 μA (typical). After leaving shutdown mode, the PLLs must
relock.
The S2/SUSPEND input can be configured to shut down a
customizable set of outputs and/or PLLs, when LOW. All PLLs
and any of the outputs can be shut off in nearly any combination.
The only limitation is that if a PLL is shut off, all outputs derived
from it must also be shut off. Suspending a PLL shuts off all
Page 4 of 13
CY22392 Automotive
associated logic, while suspending an output simply forces a
tristate condition.
Improving Jitter
Jitter Optimization Control is useful in mitigating problems
related to similar clocks switching at the same moment, causing
excess jitter. If one PLL is driving more than one output, the
negative phase of the PLL can be selected for one of the outputs
(CLKA–CLKD). This prevents the output edges from aligning,
enabling superior jitter performance.
Power Supply Sequencing
For parts with multiple VDD pins, there are no power supply
sequencing requirements. The part is not fully operational until
all VDD pins have been brought up to the voltages specified in
the Operating Conditions. All grounds must be connected to the
same ground plane.
CyberClocks™ Software
The CyberClocks application enables users to configure this
device. Within CyberClocks, select the CyClocksRT tool. The
easy-to-use interface offers complete control of the many
features of this family including input frequency, PLL, output
frequencies, and different functional options. Data sheet
frequency range limitations are checked and performance tuning
is automatically applied. CyClocksRT also has a power
estimation feature that enables you to see the power
consumption of your specific configuration. Download a copy of
CyberClocks free on Cypress’s web site at www.cypress.com.
Install and run it on any PC running Windows.
Device Programming
Part numbers starting with CY22392F are ‘field programmable’
devices. Field programmable devices are shipped
unprogrammed, and must be programmed prior to installation on
a PCB. After a programming file (.jed) is created using
CyberClocks software, devices can be programmed in small
quantities using the CY3672 programmer and CY3698 [1]
adapter. Programming of the clock device should be done at
temperatures < 75 °C. Volume programming is available through
Cypress Semiconductor’s value added distribution partners or by
using third party programmers from BP Microsystems, HiLo
Systems, and others. For sufficiently large volumes, Cypress can
supply pre-programmed devices with a part number extension
that is configuration-specific.
Junction Temperature Limitations
It is possible to program the CY22392 such that the maximum
junction temperature rating is exceeded. The package θJA is
115 °C/W. Use the CyClocksRT power estimation feature to
verify that the programmed configuration meets the junction
temperature and package power dissipation maximum ratings.
Note
1. Programming of only 16-pin TSSOP package is supported by CY3698.
Document Number: 001-88434 Rev. *D
Page 5 of 13
CY22392 Automotive
Maximum Ratings
Maximum Programming Cycles .......................................100
Exceeding maximum ratings may shorten the useful life of the
device. User guidelines are not tested.
Supply Voltage .............................................–0.5 V to +7.0 V
DC Input Voltage ........................ –0.5 V to + (AVDD + 0.5 V)
Package Power Dissipation (A-Grade) .................... 350 mW
Static Discharge Voltage
(per MIL-STD-883, Method 3015) ............................. 2000 V
Latch up (according to JEDEC 17) ..................... > ±200 mA
Stresses exceeding absolute maximum conditions may cause
permanent damage to the device. These conditions are stress
ratings only. Functional operation of the device at these or any
other conditions beyond those indicated in the operation
sections of this data sheet is not implied. Extended exposure to
Absolute Maximum Conditions may affect reliability.
Storage Temperature ............................... –65 °C to +125 °C
Junction Temperature
A Grade ..................................................................... 125 °C
Data Retention at Tj = 125 °C ...............................> 10 years
Data Retention at Tj = 150 °C .................................> 2 years
Operating Conditions
The following table lists the recommended operating conditions. [2]
Parameter
Description
VDD/AVDD
Supply Voltage
TA
Automotive A-Grade Operating Temperature, Ambient
fREF
External Reference Crystal
External Reference Clock [3], Automotive A-Grade
tPU
Min
Typ
Max
Unit
3.135
3.3
3.465
V
–40
–
+85
°C
8
–
30
MHz
1
–
166
MHz
0.05
–
500
ms
Conditions
Min
Typ
Max
Unit
VOH = VDD – 0.5 V, VDD = 3.3 V [5]
12
24
–
mA
Power up time for all VDD's to reach minimum specified voltage (power
ramps must be monotonic)
Electrical Characteristics
Parameter
Description
IOH
Output High Current [4]
IOL
Output Low Current
[4]
12
24
–
mA
CXTAL_MIN
Crystal Load Capacitance [4]
Capload at minimum setting
–
6
–
pF
CXTAL_MAX
Crystal Load Capacitance [4]
Capload at maximum setting
–
30
–
pF
VOL = 0.5 V, VDD = 3.3 V
[4]
[5]
CLOAD_IN
Input Pin Capacitance
–
7
–
pF
VIH
High Level Input Voltage
CMOS levels,% of AVDD
Except crystal pins
70%
–
–
AVDD
VIL
Low Level Input Voltage
CMOS levels,% of AVDD
–
–
30%
AVDD
IIH
Input High Current
VIN = AVDD – 0.3 V
–
100 MHz or
divider = 1, measured at VDD/2
40%
50%
60%
t3
Rising Edge Slew Rate [7]
Output clock rise time, 20% to 80%
of VDD
0.75
1.4
–
V/ns
t4
Falling Edge Slew Rate [7]
Output clock fall time, 80% to 20%
of VDD
0.75
1.4
–
V/ns
t5
Output three-state Timing [7]
Time for output to enter or leave
three-state mode after
SHUTDOWN/OE switches
–
150
300
ns
t6
Clock Jitter [7, 10]
Peak-to-peak period jitter, CLK
outputs measured at VDD/2
–
400
–
ps
t7
Lock Time [7]
PLL Lock Time from Power up
–
1.0
3
ms
Notes
7. Guaranteed by design, not 100% tested.
8. Guaranteed to meet 20%–80% output thresholds and duty cycle specifications.
9. Reference Output duty cycle depends on XTALIN duty cycle.
10. Jitter varies significantly with configuration. Reference Output jitter depends on XTALIN jitter and edge rate.
Document Number: 001-88434 Rev. *D
Page 7 of 13
CY22392 Automotive
Switching Waveforms
Figure 2. All Outputs, Duty Cycle, and Rise/Fall Time
t1
t2
OUTPUT
t3
t4
Figure 3. Output Three-State Timing
OE
t5
t5
ALL
THREE-STATE
OUTPUTS
Figure 4. CLK Output Jitter
t6
CLK
OUTPUT
Figure 5. Frequency Change
.
SELECT
OLD SELECT
Fold
NEW SELECT STABLE
t7
Fnew
OUTPUT
Test Circuit
AVDD
0.1 μF
OUTPUTS
CLK out
CLOAD
VDD
0.1 μF
GND
Document Number: 001-88434 Rev. *D
Page 8 of 13
CY22392 Automotive
Ordering Information
Ordering Code
Package Name
Package Type
Operating Range
Pb-free
CY22392FXA
ZZ16
16-pin TSSOP
Automotive-A Grade (TA = –40 °C to 85 °C)
CY22392FXAT
ZZ16
16-pin TSSOP – Tape and Reel
Automotive-A Grade (TA = –40 °C to 85 °C)
Some product offerings are factory programmed, customer specific devices with customized part numbers. The Possible
Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or Sales
Representative for more information.
Possible Configurations
Ordering Code
Package Name
Package Type
Operating Range
Pb-free
CY22392ZXA-xxx [11]
CY22392ZXA-xxxT
[11]
ZZ16
16-pin TSSOP
Automotive-A Grade (TA = –40 °C to 85 °C)
ZZ16
16-pin TSSOP – Tape and Reel
Automotive-A Grade (TA = –40 °C to 85 °C)
Ordering Code Definitions
CY 22392 F
X
X
X - xxx
T
T = Tape and Reel; blank = Tube
Dash Code (for factory programmed devices only)
Temperature Range: X = A or E
A = Automotive-A Grade = –40 °C to 85 °C
Pb-free
Package Type: X = blank
blank = 16-pin TSSOP
F = field programmable device
Base part number
Company ID: CY = Cypress
Notes
11. The CY22392ZX are factory programmed configurations. Factory programming is available for high-volume design opportunities of 100 Ku/year or more in production.
For more details, contact your local Cypress FAE or Cypress Sales Representative.
Document Number: 001-88434 Rev. *D
Page 9 of 13
CY22392 Automotive
Package Diagrams
Figure 6. 16-pin TSSOP 4.40 mm Body Z16.173/ZZ16.173 Package Outline, 51-85091
51-85091 *E
Document Number: 001-88434 Rev. *D
Page 10 of 13
CY22392 Automotive
Acronyms
Acronym
Document Conventions
Description
Units of Measure
CMOS
Complementary Metal Oxide Semiconductor
EMI
Electromagnetic Interference
°C
degree Celsius
FET
Field-Effect Transistor
MHz
megahertz
FTG
Frequency Timing Generator
μΑ
microampere
JEDEC
Joint Electron Devices Engineering Council
μF
microfarad
LVTTL
Low Voltage Transistor-Transistor Logic
mA
milliampere
OSC
Oscillator
mm
millimeter
PCB
Printed Circuit Board
ms
millisecond
PLL
Phase Locked Loop
mW
milliwatt
TSSOP
Thin Shrink Small Outline Package
ns
nanosecond
%
percent
pF
picofarad
ppm
parts per million
ps
picosecond
V
volt
W
watt
Document Number: 001-88434 Rev. *D
Symbol
Unit of Measure
Page 11 of 13
CY22392 Automotive
Document History Page
Document Title: CY22392 Automotive, Three-PLL General Purpose Flash Programmable Clock Generator
Document Number: 001-88434
REV.
ECN
Submission
Date
Description of Change
**
4062529
08/23/2013
New data sheet.
*A
4322006
04/23/2014
Updated Features:
Added Automotive-E grade temperature related information.
Updated Device Programming:
Added “Programming of the clock device should be done at
temperatures < 75 °C.”
Updated Maximum Ratings:
Added “Data Retention at Tj = 150 °C” as “> 2 years”.
Added “Package Power Dissipation (E-Grade)” as “217 mW”.
Added “Stresses exceeding absolute maximum conditions may cause permanent damage
to the device. These conditions are stress ratings only. Functional operation of the device
at these or any other conditions beyond those indicated in the operation sections of this data
sheet is not implied. Extended exposure to Absolute Maximum Conditions may affect
reliability.”
Updated Electrical Characteristics:
Added Note 5 and referred the same note in Conditions of IOH and IOL parameters.
Updated Conditions of IOZ parameter.
Added Note “Profile configuration through CyberClocks (JEDEC file) should be so
generated such that for E-Grade, IDDmax < 56 mA (considering TAmax = 125 °C).” referred
the same note in Conditions of IDD parameter.
Added Note 6 and referred the same note in Conditions of IDD parameter.
Updated Ordering Information:
Updated part numbers.
*B
4528309
10/08/2014
Changed status from Preliminary to Final.
Removed Automotive-E grade temperature related information in all instances across the
document.
Updated Electrical Characteristics:
Removed Note “Profile configuration through CyberClocks (JEDEC file) should be so
generated such that for E-Grade, IDDmax < 56 mA (considering TAmax = 125 °C).” and its
reference in IDD parameter.
Updated Ordering Information:
Updated part numbers.
Completing Sunset Review.
*C
4724475
04/14/2015
Added Functional Description.
Updated Package Diagrams:
spec 51-85091 – Changed revision from *D to *E.
Updated to new template.
*D
6866984
04/24/2020
Updated to template.
Removed Obsolete part numbers CY3672-USB and CY3698 in Ordering Information.
Document Number: 001-88434 Rev. *D
Page 12 of 13
CY22392 Automotive
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office
closest to you, visit us at Cypress Locations.
PSoC® Solutions
Products
Arm® Cortex® Microcontrollers
Automotive
cypress.com/arm
cypress.com/automotive
Clocks & Buffers
Interface
cypress.com/clocks
cypress.com/interface
Internet of Things
Memory
cypress.com/iot
cypress.com/memory
Microcontrollers
cypress.com/mcu
PSoC
cypress.com/psoc
Power Management ICs
Cypress Developer Community
Community | Code Examples | Projects | Video | Blogs |
Training | Components
Technical Support
cypress.com/support
cypress.com/pmic
Touch Sensing
cypress.com/touch
USB Controllers
Wireless Connectivity
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU
cypress.com/usb
cypress.com/wireless
© Cypress Semiconductor Corporation, 2013-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or
firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress
reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property
rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants
you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce
the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or
indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by
Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the
Software is prohibited.
TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE
OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing
device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such
as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING
CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security
Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In
addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted
by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or
circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the
responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device"
means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other
medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk
Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of
a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from
and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress
product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i)
Cypress's published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to
use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement.
Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in
the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.
Document Number: 001-88434 Rev. *D
Revised April 24, 2020
Page 13 of 13
CyClocksRT is a trademark of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders.