0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY22801KFXI

CY22801KFXI

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

    SOICN-8_4.9X3.9MM

  • 描述:

    IC CLOCK GEN PROG UNIV 8-SOIC

  • 数据手册
  • 价格&库存
CY22801KFXI 数据手册
CY22801 Universal Programmable Clock Generator (UPCG) Features ■ ■ ■ General Description The CY22801 is a flash-programmable clock generator that supports various applications in consumer and communications markets. The device uses the Cypress-proprietary PLL along with Spread Spectrum and VCXO technology to make it one of the most versatile clock synthesizers in the market. The device uses a Cypress-proprietary PLL to drive up to three configurable outputs in an 8-pin SOIC. The CY22801 is programmed with an easy-to-use programmer dongle, the CY36800, in conjunction with the CyClocksRT™ software. This enables fast sample generation of prototype builds for user-defined frequencies. Integrated phase-locked loop (PLL) Field-programmable Input frequency range: ❐ Crystal: 8 MHz to 30 MHz ❐ CLKIN: 1 MHz to 133 MHz Low-voltage complementary metal oxide semiconductor (LVCMOS) output frequency: ❐ 1MHz to 200 MHz (commercial grade) ❐ 1MHz to 166.6 MHz (industrial grade) Special Features: ❐ Spread Spectrum ❐ VCXO ❐ Inputs: PD or OE, FS Low-jitter, high-accuracy outputs 3.3 V operation Commercial and industrial temperature ranges 8-pin small-outline integrated circuit (SOIC) package Serial interface for device configuration ■ ■ ■ ■ ■ ■ ■ Logic Block Diagram XIN/CLKIN XOUT SDAT/FS0/ VCXO/OE /PD# VCXO VCXO REF with Logic PLL Divider 1 Switch Matrix Divider 2 CLKA FS2 SCLK /FS1 SDAT /FS0 /PD# Serial I/F with Control Logic CLKB/ FS1/ SCLK CLKC /FS2 OE Cypress Semiconductor Corporation Document #: 001-15571 Rev. *E • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Revised March 28, 2011 [+] Feedback CY22801 Contents Pin Configuration ............................................................. 3 External Reference Crystal/Clock Input ......................... 4 Output Clock Frequencies............................................... 4 VCXO ................................................................................. 4 VCXO Profile ............................................................... 4 Spread Spectrum Clock Generation (SSCG) ................. 4 Spread Percentage ..................................................... 5 Modulation Frequency................................................. 5 SSON Pin .................................................................... 5 Multifunction Pins ............................................................ 5 Frequency Calculation and Register Definitions ......................................................................... 5 Default Startup Condition for the CY22801.................... 6 Frequency Calculations and Register Definitions using the Serial (I2C) Interface......................................................... 6 PLL Frequency, Q Counter [42H(6..0)] ....................... 8 PLL Frequency, P Counter [40H(1..0)], [41H(7..0)], [42H(7)] .................................................... 8 PLL Post Divider Options [0CH(7..0)], [47H(7..0)]....... 8 Charge Pump Settings [40H(2..0)] .............................. 8 Clock Output Settings: CLKSRC – Clock Output Crosspoint Switch Matrix [44H(7..0)], [45H(7..0)], [46H(7..6)] ....... 9 Test, Reserved, and Blank Registers.......................... 9 Application Guideline..................................................... 11 Best Practices for Best Jitter Performance................ 11 Field Programming the CY22801 .................................. 11 CyClocksRT Software .................................................... 11 CY36800 InstaClock™ Kit .............................................. 11 Possible Configuration Examples ................................ 11 Informational Graphs ..................................................... 12 Absolute Maximum Conditions..................................... 13 Recommended Operating Conditions .......................... 13 Recommended Crystal Specifications ......................... 13 Pullable Crystal Specifications for VCXO Application Only.................................................. 13 DC Electrical Specifications ..................................................... 14 AC Electrical Characteristics ........................................ 14 Test Circuit...................................................................... 15 Timing Definitions .......................................................... 16 80% .................................................................................. 16 20% .................................................................................. 16 2-wire Serial (I2C) Interface Timing............................... 17 Data Valid.................................................................. 17 Data Frame ............................................................... 17 Acknowledge Pulse ................................................... 17 Ordering Information...................................................... 19 Possible Configurations............................................. 19 Ordering Code Definitions ......................................... 19 Package Diagram............................................................ 20 Acronyms ........................................................................ 21 Document Conventions ................................................. 21 Units of Measure ....................................................... 21 Document History Page ................................................. 22 Sales, Solutions, and Legal Information ...................... 23 Worldwide Sales and Design Support....................... 23 Products .................................................................... 23 PSoC Solutions ......................................................... 23 Document #: 001-15571 Rev. *E Page 2 of 23 [+] Feedback CY22801 Pin Configuration Figure 1. CY22801 8-Pin SOIC XIN/CLKIN VDD SDAT/FS0/ VCXO/OE/PD# VSS 1 2 3 4 CY22801 8 7 6 5 XOUT CLKC/FS2 CLKA CLKB/FS1/SCLK Table 1. Pin Definition Name CLKIN/XIN VDD SDAT/FS0/VCXO /OE/PD# VSS CLKB/FS1/SCLK CLKA CLKC/FS2 XOUT Pin Number 1 2 3 4 5 6 7 8 Description External reference crystal input/external reference clock input 3.3 V voltage supply Serial interface data line/frequency select 0 / VCXO analog control voltage / Output Enable / Power-down Ground Clock output B/frequency select 1/serial interface clock line Clock output A Clock output C / frequency select 3 / VSS External reference crystal output: Connect to external crystal. When the reference is an external clock signal (applied to pin 1), this pin is not used and must be left floating. Document #: 001-15571 Rev. *E Page 3 of 23 [+] Feedback CY22801 External Reference Crystal/Clock Input CY22801 can accept external reference clock input as well as crystal input. External reference clock input frequency range is from 1MHz to 133 MHz. The input crystal oscillator of the CY22801 is an important feature because of the flexibility it provides in selecting a crystal as a reference clock source. The oscillator inverter has programmable gain, enabling maximum compatibility with a reference crystal, based on manufacturer, process, performance, and quality. Input load capacitors are placed on the CY22801 die to reduce external component cost. These capacitors are true parallel-plate capacitors, designed to reduce the frequency shift that occurs when non-linear load capacitance is affected by load, bias, supply, and temperature changes. The value of the input load capacitors is determined by eight bits in a programmable register. Total load capacitance is determined by the formula: CapLoad = (CL – CBRD – CCHIP)/0.09375 pF In CyClocksRT, enter the crystal capacitance (CL). The value of CapLoad is determined automatically and programmed into the CY22801. VCXO One of the key components of the CY22801 device is the VCXO. The VCXO is used to ‘pull’ the reference crystal higher or lower to lock the system frequency to an external source. This is ideal for applications where the output frequency needs to track along with an external reference frequency that is constantly shifting. A special pullable crystal must be used to have adequate VCXO pull range. Pullable crystal specifications are included in this datasheet. VCXO is not compatible with Spread spectrum and Serial Interface. VCXO Profile Figure 3 shows an example of a VCXO profile. The analog voltage input is on the X-axis and the PPM range is on the Y-axis. An increase in the VCXO input voltage results in a corresponding increase in the output frequency. This moves the PPM from a negative to positive offset. Figure 3. VCXO Profile 200 150 100 Tuning [ppm] Output Clock Frequencies The CY22801 is a very flexible clock generator with up to three individual outputs, generated from an integrated PLL. See Figure 2 for details. The output of the PLL runs at high frequency and is divided down to generate the output clocks. Two programmable dividers are available for this purpose. Therefore, although the output clocks may have different frequencies, they must be related, based on the PLL frequency. It is also possible to direct the reference clock input to any of the outputs, thereby bypassing the PLL. Lastly, the reference clock may be passed through either divider. Figure 2. Basic PLL Block Diagram REF (XIN/CLKIN) /Q PFD VCO Post Divider 1N CLKA /P Post Divider 2N Crosspoint Switch Matrix 50 0 -50 -100 -150 -200 VCXO input [V] 0 0.5 1 1.5 2 2.5 3 3.5 Spread Spectrum Clock Generation (SSCG) Spread spectrum clock generation (SSCG) in CY22801 helps to reduce EMI found in today’s high-speed digital electronic systems. The device uses the proprietary spread spectrum clock (SSC) technology to synthesize and modulate the frequency of the input clock. By modulating the frequency of the clock, the measured EMI at the fundamental and harmonic frequencies is greatly reduced. This reduction in radiated energy can significantly reduce the cost of complying with the regulatory agency electromagnetic compatibility (EMC) requirements and improve time to market without degrading system performance. Programmed spread spectrum modulation will appear same on all three clock outputs as they come from same PLL even if operating at different frequencies. Spread spectrum is not compatible with VCXO feature. CLKB CLKC Document #: 001-15571 Rev. *E Page 4 of 23 [+] Feedback CY22801 Spread Percentage The percentage of spread can be programmed from ±0.25% to ±2.5% for center spread and from –0.5% to –5.0% for down spread. The granularity is 0.25%. Table 2. Multi Function Pin Options Pin# 7 Pin Name CLKC/FS2 OE N PD# N CLK VCXO FS OUTPUT N Y Y[4] I2 C N Modulation Frequency The default modulation frequency is 31.5 kHz. Other modulation frequencies available through configuration software are 30.1 kHz and 32.9 kHz. Table 3. Possible Combinations for Multifunction Pins Possible Combinations A B C D E F G H Pin#3 FS0 FS0 FS0 OE/PD# OE/PD# OE/PD# SDAT VCXO Pin#5 CLKB CLKB FS1 CLKB FS1 FS1 SCLK CLKB Pin#7 CLKC FS2 FS2 CLKC CLKC FS2 CLKC CLKC SSON Pin SSON pin functionality can be used to turn Spread ON and OFF in clock output. Any one of the Multifunction pins can be configured as SSON pin. Multifunction Pins There are three pins with multiple functions either as control pins or as output pins. The following are the acronyms used for the different control function pins: ■ ■ Output enable (OE): If OE = 1, all outputs are enabled Frequency select (FS0,1,2): These pins can be used to select one of the programmed clock frequencies for clock output. All of three multifunction pins support this functionality. Any of these pins can also be configured as Spread spectrum ON (SSON) pin. If SSON = 1, clock output has programmed spread; if SSON = 0, clock output does not have spread. Power-down: active low (PD#): If PD# = 0, all outputs are tristated and the device enters in the low-power state Voltage controlled crystal oscillator (VCXO): Analog voltage on this pin controls the output frequency of oscillator Serial interface clock line (SCLK) and serial interface data line (SDAT): These pins are for serial interface and are compatible with I2C. Frequency Calculation and Register Definitions The CY22801 is an extremely flexible clock generator with four basic variables that are used to determine the final output frequency. They are the input reference frequency (REF), the internally calculated P and Q dividers, and the post divider, which can be a fixed or calculated value. There are three formulas to determine the final output frequency of a CY22801 based design: ■ ■ ■ ■ ■ ■ CLK = ((REF x P)/Q) / Post divider CLK = REF / Post divider CLK = REF. Each of these three multi-function pins supports selected functions mentioned in Table 2. One of the supported functions can be programmed on the pin at a time. Table 2. Multi Function Pin Options Pin# 3 Pin Name SDAT/FS0 /VCXO/OE /PD# CLKB/FS1/ SCLK OE Y PD# Y VCXO FS Y[1] Y[2] CLK OUTPUT N[3] I2 C SDAT [1] The basic PLL block diagram is shown in Figure 4. Each of the three clock outputs on the CY22801 has a total of seven output options available to it. There are six post divider options available: /2 (two of these), /3, /4, /DIV1N and /DIV2N. DIV1N and DIV2N are independently calculated and are applied to individual output groups. The post divider options can be applied to the calculated VCO frequency ((REF*P)/Q) or to the REF directly. In addition to the six post divider output options, the seventh option bypasses the PLL and passes the REF directly to the crosspoint switch matrix. 5 N N N Y Y SCLK Notes 1. VCXO and SSON functions as well as VCXO and Serial Interface functions are not compatible. 2. ‘Y’ means pin supports this function. 3. ‘N’ means pin does not support this function. 4. Do not use this pin as Reference Clock Output. Document #: 001-15571 Rev. *E Page 5 of 23 [+] Feedback CY22801 Figure 4. Basic Block Diagram of CY22801 PLL DIV1N[0CH] DIV1SRC[0CH] Qtotal REF (Q+2) [42H] Ptotal (2(PB+4)+PO) [40H, 41H, 42H] DIV2CLK CLKSRC Crosspoint Divider Bank 1 Switch Matrix /DIV1N PFD VCO DIV1CLK /2 /3 [45H] CLKA Divider Bank 2 /DIV2N /4 [44H, 45H] CLKB [45H, 46H] /2 CLKC DIV2SRC[47H] DIV1N[47H] CLKOE[09H] Default Startup Condition for the CY22801 The default (programmed) condition of the device is generally set by the distributor who programs the device using a customer specific JEDEC file produced by CyClocksRT™. Parts shipped from the factory are blank and unprogrammed. In this condition, all bits are set to 0, all outputs are three-stated, and the crystal oscillator circuit is active. While you can develop your own subroutine to program any or all of the individual registers described in the following pages, it may be easier to use CyClocksRT to produce the required register setting file. The serial interface address of the CY22801 is 69H. If there is a conflict with any other devices in your system, then this can also be changed using CyClocksRT. Table 4 lists the I2C registers and their definitions. Specific register definitions and their allowable values are listed as follows. Reference Frequency The REF can be a crystal or a driven frequency (CLKIN). For crystals, the frequency range must be between 8 MHz and 30 MHz. For a driven frequency, the frequency range must be between 1 MHz and 133 MHz. Programmable Crystal Input Oscillator Gain Settings The Input crystal oscillator gain (XDRV) is controlled by two bits in register 12H and are set according to Table 5 on page 7. The parameters controlling the gain are the crystal frequency, the internal crystal parasitic resistance (ESR, available from the manufacturer), and the CapLoad setting during crystal startup. Bits 3 and 4 of register 12H control the input crystal oscillator gain setting. Bit 4 is the MSB of the setting, and bit 3 is the LSB. The setting is programmed according to Table 5 on page 7. All other bits in the register are reserved and should be programmed as shown in Table 6 on page 7. FTAAddrSrc[1:0] bits set Frequency tuning array address source. This will be set by CyClockRT software based on selected configuration. Using an External Clock as the Reference Input The CY22801 also accepts an external clock as reference, with speeds up to 133 MHz. With an external clock, the XDRV (register 12H) bits must be set according to Table 7 on page 7. Frequency Calculations and Register Definitions using the Serial (I2C) Interface The CY22801 provides an industry standard serial interface for volatile, in-system programming of unique frequencies and options. Serial programming and reprogramming allows for quick design changes and product enhancements, eliminates inventory of old design parts, and simplifies manufacturing. The I2C Interface provides volatile programming. This means when the target system is powered down, the CY22801 reverts to its pre-I2C state, as defined above (programmed or unprogrammed). When the system is powered back up again, the I2C registers must be reconfigured again. All programmable registers in the CY22801 are addressed with eight bits and contain eight bits of data. The CY22801 is a slave device with an address of 1101001 (69H). Document #: 001-15571 Rev. *E Page 6 of 23 [+] Feedback CY22801 Table 4. Summary Table – CY22801 Programmable Registers Register 09H OCH 12H 13H 40H 41H 42H 44H 45H 46H 47H DIV2SRC mux and DIV2N divider Description CLKOE control DIV1SRC mux and DIV1N divider Input crystal oscillator drive control Input load capacitor control Charge pump and PB counter PO counter, Q counter Crosspoint switch matrix control D7 0 DIV1SRC FTAAddrSrc[1] CapLoad (7) 1 PB(7) PO 1 CLKSRC0 for CLKB D6 0 DIV1N(6) FTAAddrSrc[0] CapLoad (6) 1 PB(6) Q(6) 1 1 D5 CLKC DIV1N(5) XCapSrc CapLoad (5) 0 PB(5) Q(5) 1 1 1 DIV2N(5) D4 CLKA DIV1N(4) XDRV(1) CapLoad (4) Pump(2) PB(4) Q(4) 1 1 1 DIV2N(4) D3 0 DIV1N(3) XDRV(0) CapLoad (3) Pump(1) PB(3) Q(3) 1 D2 CLKB DIV1N(2) 0 CapLoad (2) Pump(0) PB(2) Q(2) 1 D1 0 DIV1N(1) 0 CapLoad (1) PB(9) PB(1) Q(1) D0 0 DIV1N(0) 0 CapLoad (0) PB(8) PB(0) Q(0) CLKSRC2 CLKSRC1 for CLKB for CLKB CLKSRC2 CLKSRC1 CLKSRC0 CLKSRC2 for CLKA for CLKA for CLKA for CLKC 1 DIV2N(3) 1 DIV2N(2) 1 DIV2N(1) 1 DIV2N(0) CLKSRC1 CLKSRC0 for CLKC for CLKC DIV2SRC DIV2N(6) Table 5. Programmable Crystal Input Oscillator Gain Settings Cap Register Settings Effective Load Capacitance (CapLoad) Crystal ESR Crystal input frequency 8 to 15 MHz 15 to 20 MHz 20 to 25 MHz 25 to 30 MHz 00H – 80H 6 pF to 12 pF 30 Ω 00 01 01 10 60 Ω 01 10 10 10 80H – C0H 12 pF to 18 pF 30 Ω 01 01 10 10 60 Ω 10 10 10 11 C0H – FFH 18 pF to 30 pF 30 Ω 01 10 10 11 60 Ω 10 10 11 N/A Table 6. Crystal Oscillator Gain Bit Locations and Values Address 12H D7 0 D6 0 D5 1 D4 XDRV(1) D3 XDRV(0) D2 0 D1 0 D0 0 Table 7. Programmable External Reference Input Oscillator Drive Settings Reference Frequency Drive Setting 1 to 25 MHz 00 25 to 50 MHz 01 50 to 90 MHz 10 90 to 133 MHz 11 Document #: 001-15571 Rev. *E Page 7 of 23 [+] Feedback CY22801 Input Load Capacitors XCapSrc bit in 12H register selects the source of Input load capacitance. This will be set by CyClockRT software based on selected configuration. Input load capacitors allow you to set the load capacitance of the CY22801 to match the input load capacitance from a crystal. The value of the input load capacitors is determined by 8 bits in a programmable register [13H]. Total load capacitance is determined by the formula: CapLoad = (CL– CBRD – CCHIP)/0.09375 pF where: ■ CL = specified load capacitance of your crystal. ■ CBRD = the total board capacitance, due to external capacitors and board trace capacitance. In CyClocksRT, this value defaults to 2 pF. ■ CCHIP = 6 pF. ■ 0.09375 pF = the step resolution available due to the 8-bit register. In CyclocksRT, only the crystal capacitance (CL) is specified. CCHIP is set to 6 pF and CBRD defaults to 2 pF. If your board capacitance is higher or lower than 2 pF, the formula given earlier is used to calculate a new CapLoad value and programmed into register 13H. In CyClocksRT, enter the crystal capacitance (CL). The value of CapLoad is determined automatically and programmed into the CY22801. Through the SDAT and SCLK pins, the value can be adjusted up or down if your board capacitance is greater or less than 2 pF. For an external clock source, CapLoad defaults to 0. See Table 8 on page 9 for CapLoad bit locations and values. The input load capacitors are placed on the CY22801 die to reduce external component cost. These capacitors are true parallel-plate capacitors, designed to reduce the frequency shift that occurs when nonlinear load capacitance is affected by load, bias, supply, and temperature changes. PLL Frequency, P Counter [40H(1..0)], [41H(7..0)], [42H(7)] The next counter definition is the P (product) counter. The P counter is multiplied with the (REF/Qtotal) value to achieve the VCO frequency. The product counter, defined as Ptotal, is made up of two internal variables, PB and PO. The formula for calculating Ptotal is: Ptotal = (2(PB + 4) + PO) PB is a 10-bit variable, defined by registers 40H(1:0) and 41H(7:0). The 2 LSBs of register 40H are the two MSBs of variable PB. Bits 4..2 of register 40H are used to determine the charge pump settings. The three MSBs of register 40H are preset and reserved and cannot be changed. PO is a single bit variable, defined in register 42H(7). This allows for odd numbers in Ptotal. The remaining seven bits of 42H are used to define the Q counter, as shown in Table 9. The minimum value of Ptotal is 8. The maximum value of Ptotal is 2055. To achieve the minimum value of Ptotal, PB and PO should both be programmed to 0. To achieve the maximum value of Ptotal, PB should be programmed to 1023, and PO should be programmed to 1. Stable operation of the CY22150 cannot be guaranteed if the value of (Ptotal*(REF/Qtotal)) is above 400 MHz or below 100 MHz. PLL Post Divider Options [0CH(7..0)], [47H(7..0)] The output of the VCO is routed through two independent muxes, then to two divider banks to determine the final clock output frequency. The mux determines if the clock signal feeding into the divider banks is the calculated VCO frequency or REF. There are two select muxes (DIV1SRC and DIV2SRC) and two divider banks (Divider Bank 1 and Divider Bank 2) used to determine this clock signal. The clock signal passing through DIV1SRC and DIV2SRC is referred to as DIV1CLK and DIV2CLK, respectively. The divider banks have four unique divider options available: /2, /3, /4, and /DIVxN. DIVxN is a variable that can be independently programmed (DIV1N and DIV2N) for each of the two divider banks. The minimum value of DIVxN is 4. The maximum value of DIVxN is 127. A value of DIVxN below 4 is not guaranteed to work properly. DIV1SRC is a single bit variable, controlled by register 0CH. The remaining seven bits of register 0CH determine the value of post divider DIV1N. DIV2SRC is a single bit variable, controlled by register 47H. The remaining seven bits of register 47H determine the value of post divider DIV2N. Register 0CH and 47H are defined in Table 10. PLL Frequency, Q Counter [42H(6..0)] The first counter is known as the Q counter. The Q counter divides REF by its calculated value. Q is a 7 bit divider with a maximum value of 127 and minimum value of 0. The primary value of Q is determined by 7 bits in register 42H (6..0), but 2 is added to this register value to achieve the total Q, or Qtotal. Qtotal is defined by the formula: Qtotal = Q + 2 The minimum value of Qtotal is 2. The maximum value of Qtotal is 129. Register 42H is defined in the table. Stable operation of the CY22801 cannot be guaranteed if REF/Qtotal falls below 250 kHz. Qtotal bit locations and values are defined in Table 9 on page 9. Charge Pump Settings [40H(2..0)] The correct pump setting is important for PLL stability. Charge pump settings are controlled by bits (4..2) of register 40H, and are dependent on internal variable PB (see “PLL Frequency, P Counter[40H(1..0)], [41H(7..0)], [42H(7)]”). Table 11 on page 9 summarizes the proper charge pump settings, based on Ptotal. See Table 12 on page 9 for register 40H bit locations and values. Document #: 001-15571 Rev. *E Page 8 of 23 [+] Feedback CY22801 Table 8. Input Load Capacitor Register Bit Settings Address 13H D7 CapLoad(7) D6 CapLoad(6) D5 CapLoad(5) D4 CapLoad(4) D3 CapLoad(3) D2 CapLoad(2) D1 CapLoad(1) D0 CapLoad(0) Table 9. P Counter and Q Counter Register Definition Address 40H 41H 42H D7 1 PB(7) PO D6 1 PB(6) Q(6) D5 0 PB(5) Q(5) D4 Pump(2) PB(4) Q(4) D3 Pump(1) PB(3) Q(3) D2 Pump(0) PB(2) Q(2) D1 PB(9) PB(1) Q(1) D0 PB(8) PB(0) Q(0) Table 10. PLL Post Divider Options Address 0CH 47H D7 DIV1SRC DIV2SRC D6 DIV1N(6) DIV2N(6) D5 DIV1N(5) DIV2N(5) D4 DIV1N(4) DIV2N(4) D3 DIV1N(3) DIV2N(3) D2 DIV1N(2) DIV2N(2) D1 DIV1N(1) DIV2N(1) D0 DIV1N(0) DIV2N(0) Table 11. Charge Pump Settings Charge Pump Setting – Pump(2..0) 000 001 010 011 100 101, 110, 111 Table 12. Register 40H Change Pump Bit Settings Address 40H D7 1 D6 1 D5 0 D4 Pump(2) D3 Pump(1) be D2 Pump(0) rising edge D1 PB(9) D0 PB(8) with Calculated Ptotal 16 – 44 45 – 479 480 – 639 640 – 799 800 – 1023 Do not use – device will be unstable Although using the above table guarantees stability, it is recommended to use the Print preview function in CyClocksRT to determine the correct charge pump settings for optimal jitter performance. PLL stability cannot be guaranteed for values below 16 and above 1023. If values above 1023 are needed, use CyClocksRT to determine the best charge pump setting. To configure device using serial interface, please refer CyClocksRT. guaranteed to CLKSRC(0,0,1). phase-aligned When DIV2N is divisible by four, then CLKSRC(1,0,1) is guaranteed to be rising edge phase-aligned with CLKSRC(1,0,0). When DIV2N is divisible by eight, then CLKSRC(1,1,0) is guaranteed to be rising edge phase-aligned with CLKSRC(1,0,0). CLKOE – Clock Output Enable Control [09H(5..0)] Each clock output has its own output enable, controlled by register 09H(5..0). To enable an output, set the corresponding CLKOE bit to 1. CLKOE settings are in Table 15 on page 10. Clock Output Settings: CLKSRC – Clock Output Crosspoint Switch Matrix [44H(7..0)], [45H(7..0)], [46H(7..6)] Every clock output can be defined to come from one of seven unique frequency sources. The CLKSRC(2..0) crosspoint switch matrix defines which source is attached to each individual clock output. CLKSRC(2..0) is set in Registers 44H, 45H, and 46H. The remainder of register 46H(5:0) must be written with the values stated in the register table when writing register values 46H(7:6). When DIV1N is divisible by four, then CLKSRC(0,1,0) is guaranteed to be rising edge phase-aligned with CLKSRC(0,0,1). When DIV1N is six, then CLKSRC(0,1,1) is Test, Reserved, and Blank Registers Writing to any of the following registers causes the part to exhibit abnormal behavior, as follows. [00H to 08H] [0AH to 0BH] [0DH to 11H] [14H to 3FH] [43H] [48H to FFH] – Reserved – Reserved – Reserved – Reserved – Reserved – Reserved. Document #: 001-15571 Rev. *E Page 9 of 23 [+] Feedback CY22801 Table 13. Clock Output Setting CLKSRC2 0 0 0 0 1 1 1 1 CLKSRC1 0 0 1 1 0 0 1 1 CLKSRC0 0 1 0 1 0 1 0 1 Reference input. DIV1CLK/DIV1N. DIV1N is defined by register [OCH]. Allowable values for DIV1N are 4 to 127. If Divider Bank 1 is not being used, set DIV1N to 8. DIV1CLK/2. Fixed /2 divider option. If this option is used, DIV1N must be divisible by 4. DIV1CLK/3. Fixed /3 divider option. If this option is used, set DIV1N to 6. DIV2CLK/DIV2N. DIV2N is defined by Register [47H]. Allowable values for DIV2N are 4 to 127. If Divider Bank 2 is not being used, set DIV2N to 8. DIV2CLK/2. Fixed /2 divider option. If this option is used, DIV2N must be divisible by 4. DIV2CLK/4. Fixed /4 divider option. If this option is used, DIV2N must be divisible by 8. Reserved – do not use. Definition and Notes Table 14. Clock Output Register Setting Address 44H 45H 46H D7 1 CLKSRC0 for CLKB D6 1 1 D5 1 1 1 D4 1 1 1 D3 1 D2 1 D1 D0 CLKSRC2 for CLKSRC1 for CLKB CLKB CLKSRC2 for CLKSRC1 for CLKSRC0 for CLKSRC2 for CLKA CLKA CLKA CLKC 1 1 1 1 CLKSRC1 for CLKSRC0 for CLKC CLKC Table 15. CLKOE Bit Setting Address 09H D7 0 D6 0 D5 CLKC D4 CLKA D3 0 D2 CLKB D1 0 D0 0 Document #: 001-15571 Rev. *E Page 10 of 23 [+] Feedback CY22801 Application Guideline Best Practices for Best Jitter Performance Jitter can be specified in different terminologies: Time Domain: ■ ■ ■ Field Programming the CY22801 The CY22801 is programmed using the CY36800 USB programmer dongle. The CY22801 is flash-technology based, so the parts are reprogrammed up to 100 times. This enables fast and easy design changes and product updates, and eliminates any issues with old and out-of-date inventory. Samples and small prototype quantities are programmed using the CY36800 programmer. Cypress’s value-added distribution partners and third-party programming systems from BP Microsystems, HiLo Systems, and others, are available for large production quantities. Cycle-to-cycle jitter Period jitter Long-term jitter Deterministic jitter Random jitter Phase noise Frequency domain: ■ ■ ■ CyClocksRT Software CyClocksRT is an easy-to-use software application that enables the user to custom-configure the CY22801. Users can specify the XIN/CLKIN frequency, crystal load capacitance, and output frequencies. CyClocksRT then creates an industry-standard JEDEC file that is used to program the CY22801. When needed, an advanced mode is available that enables users to override the automatically generated voltage controlled oscillator (VCO) frequency and output divider values. CyClocksRT is a component of the CyberClocks™ software that you can download free of charge from the Cypress website at http://www.cypress.com. These jitter terms are usually given in terms of root mean square (RMS), peak-to-peak, or in the case of phase noise, dBC/Hz with respect to fundamental frequency. Cycle-to-cycle and period jitter are generally used terminologies. Jitter depends on many factors and few of the them can be controlled in application: ■ ■ ■ ■ ■ ■ ■ Input reference jitter Number of active clock outputs Operating temperature Clock output load PLL frequencies Termination and layout Supply voltage accuracy CY36800 InstaClock™ Kit The Cypress CY36800 InstaClock kit comes with everything needed to design the CY22801 and program samples and small prototype quantities. The CyClocksRT software is used to quickly create a JEDEC programming file, which is then downloaded directly to the portable programmer that is included in the CY36800 InstaClock kit. The JEDEC file can also be saved for use in a production programming system for larger volumes. The CY36800 also comes with five samples of the CY22801, which are programmed with preconfigured JEDEC files using the InstaClock software. Jitter is directly proportional to the input reference jitter, number of active clock outputs, operating temperature and clock output load, but inversely proportional to the PLL frequency. Best practices for termination, layout and supply voltage filtering are discussed in application note “Layout and Termination Techniques For Cypress Clock Generators-AN1111”. Possible Configuration Examples Table 16. Possible Configuration Possible Configurations A B C D Pin#1 CLKIN:33 MHz XIN:27 MHz crystal CLKIN:10 MHz CLKIN:10 MHz Pin#3 OE VCXO OE SDAT Pin#5 Pin#6 Pin#7 SSON FS2 NC XOUT: 27 MHz crystal NC NC Pin#8 CLKB: 33 MHz CLKA:100 MHz with +/-1% Spread PD# FS1 SCLK CLKA: 74.25 /74.175824 MHz CLKA: FS2 25/40/33.3333/50 MHz CLKA CLKB Contact your local Cypress field application engineer for functional feasibility and custom configuration with these advanced features. Document #: 001-15571 Rev. *E Page 11 of 23 [+] Feedback CY22801 Informational Graphs The informational graphs are meant to convey the typical performance levels. No performance specifications is implied or guaranteed. 172.5 171.5 170.5 169.5 168.5 167.5 166.5 165.5 164.5 163.5 162.5 161.5 160.5 159.5 0 20 40 60 80 100 120 Time (us) 140 160 180 200 Spread Spectrum Profile: Fnom=166MHz, Fmod=30kHz, Spread%= -4% 68.5 68 67.5 67 66.5 Spread Spectrum Profile: Fnom=66MHz, Fmod=30kHz, Spread%= -4% Fnominal 66 65.5 65 64.5 64 63.5 0 20 40 60 80 100 120 Time (us) 140 160 180 200 Fnominal 169.5 169 168.5 168 167.5 167 166.5 166 165.5 165 164.5 164 163.5 163 162.5 Spread Spectrum Profile: Fnom=166MHz, Fmod=30kHz, Spread%= +/-1% 67.5 67 66.5 Fnominal Spread Spectrum Profile: Fnom=66MHz, Fmod=30kHz, Spread%= +/-1% 66 65.5 65 64.5 0 20 40 60 80 100 120 Time (us) 140 160 180 200 Fnominal 0 20 40 60 80 100 120 Time (us) 140 160 180 200 Document #: 001-15571 Rev. *E Page 12 of 23 [+] Feedback CY22801 Absolute Maximum Conditions Parameter VDD TS TJ VIO ESD Supply voltage Storage temperature Junction temperature Input and output voltage Electrostatic discharge voltage per MIL-STD-833, Method 3015 Description Min –0.5 –65 – VSS – 0.5 2000 Max 4.6 150 125 VDD + 0.5 – Unit V °C °C V V Recommended Operating Conditions Parameter VDD TA CLOAD tPU Operating voltage Ambient temperature, commercial grade Ambient temperature, industrial grade Maximum load capacitance on the CLK output Power-up time for VDD to reach the minimum specified voltage (power ramps must be monotonic) Description Min 3.14 0 –40 – 0.05 Typ 3.3 – -– – Max 3.47 70 85 15 500 Unit V °C °C pF ms Recommended Crystal Specifications for non-VCXO Applications Parameter FNOM CLNOM R1 DL Name Nominal crystal frequency Nominal load capacitance Equivalent series resistance (ESR) Crystal drive level Fundamental mode No external series resistor assumed Description Parallel resonance, fundamental mode, and AT cut Min 8 6 – – Typ – – 35 0.5 Max 30 30 50 2 Unit MHz pF Ω mW Pullable Crystal Specifications for VCXO Application Only[5] Parameter CLNOM R1 R3/R1 DL F3SEPHI F3SEPLO C0 C0/C1 C1 Crystal load capacitance Equivalent series resistance Ratio of third overtone mode ESR to fundamental mode ESR. Ratio is used because typical R1 values are much less than the maximum spec. Crystal drive level. No external series resistor assumed Third overtone separation from 3 × FNOM (high side) Third overtone separation from 3 ×FNOM (low side) Crystal shunt capacitance Ratio of shunt to motional capacitance Crystal motional capacitance 180 14.4 – 18 Name Min – – 3 – 300 – Typ 14 – – 0.5 – – Max – 25 – 2 – –150 7 250 21.6 fF Unit pF Ω – mW ppm ppm pF Note 5. Crystals that meet this specification include Ecliptek ECX-5788-13.500M, Siward XTL001050A-13.5-14-400, Raltron A-13.500-14-CL, and PDI HA13500XFSA14XC. Document #: 001-15571 Rev. *E Page 13 of 23 [+] Feedback CY22801 DC Electrical Specifications[6] Parameter IOH IOL CIN1 CIN2 IIH IIL fΔXO VVCXO VIH VIL IDD[7] Name Output high current Output low current Input capacitance Input capacitance Input high current Input low current VCXO pullability range VCXO input range Input high voltage Input low voltage VDD supply current CMOS levels, 70% of VDD CMOS levels, 30% of VDD All three clock outputs are at 100 MHz Description VOH = VDD – 0.5, VDD = 3.3 V (source) VOL = 0.5, VDD = 3.3 V (sink) All input pins except XIN and XOUT XIN and XOUT pins for non-VCXO applications VIH = VDD VIL = 0 V Using crystal in this datasheet Min 12 12 – – – – ±150 0 0.7 × VDD – – Typ 24 24 – 24 5 – – – – – 30 VDD – 0.3 × VDD – Max – – 7 – 10 50 Unit mA mA pF pF μA μA ppm V V V mA AC Electrical Characteristics Parameter[6] fREFC fREFD fOUT Name Reference frequency - crystal Reference frequency - driven Output frequency, commercial grade Output frequency, industrial grade DC t3 t4 t5[8] t6[9] tCCJ [9] Description Min 8 1 1 1 Typ – – – – 50 1.4 1.4 – 250 – – – – 150 Max 30 133 200 166.6 55 – – 250 – 110 170 140 290 300 Unit MHz MHz MHz MHz % V/ns V/ns ps ps ps ps ps ps ns Output duty cycle Rising edge slew rate Falling edge slew rate Skew Clock jitter Cycle-to-cycle jitter CLKA/B/C 50% of VDD, see Figure 6 Output clock rise time, 20% - 80% of VDD, see Figure 7 Output clock fall time, 80% - 20% of VDD, see Figure 7 Output-output skew between related outputs, see Figure 9 Peak-to-peak period jitter, see Figure 8 XIN = CLKA/B/C = 166 MHz, ± 2% spread and No REFOUT, VDD = 3.3 V, see Figure 10 XIN = CLKA/B/C = 66.66 MHz, ± 2% spread and No REFOUT, VDD = 3.3 V, see Figure 10 XIN = CLKA/B/C = 33.33 MHz, ± 2% spread and No REFOUT, VDD = 3.3 V, see Figure 10 XIN = CLKA/B/C = 14.318 MHz, ± 2% spread and No REFOUT, VDD = 3.3 V, see Figure 10 45 0.8 0.8 – – – – – – – tPD Power-down time Time from falling edge on PD# Pin to tristated outputs (Asynchronous), see Figure 11 Notes 6. Not 100% tested, guaranteed by design. 7. Power supply current is configuration dependent. Use CyClocksRT to calculate actual IDD for specific output frequency configurations. 8. Skew value guaranteed when outputs are generated from the same divider bank. 9. Jitter measurement may vary. Actual jitter is dependent on input jitter and edge rate, number of active outputs, input and output frequencies, supply voltage, temperature, and output load. Document #: 001-15571 Rev. *E Page 14 of 23 [+] Feedback CY22801 AC Electrical Characteristics (continued) Parameter[6] tOE1 tOE2 FMOD Name Output disable time Output enable time Spread spectrum modulation frequency Description Time from falling edge on OE Pin to tristated outputs (Asynchronous), see Figure 12 Time from rising edge on OE Pin to valid clock outputs (asynchronous), see Figure 12 Min – – 30.1 Typ 150 150 31.5 Max 300 300 32.9 Unit ns ns kHz t10 PLL lock time – – 3 ms Test Circuit Figure 5. Test Circuit Diagram VDD 0.1 μF Output CLKout CLOAD GND Document #: 001-15571 Rev. *E Page 15 of 23 [+] Feedback CY22801 Timing Definitions Figure 6. Duty Cycle Definition; DC = t2/t1 t1 t2 CLK 50% 50% CLK Figure 7. Rise and Fall Time Definitions t3 80% 20% t4 Figure 8. Period Jitter Definition t6 Figure 9. Skew Definition t5 CLKx 50% CLK 50% CLKy 50% Figure 10. Cycle to Cycle Jitter Definition (CCJ) TCycle_i 50% CLK tCCJ = TCycle_i - TCycle_i+1 (over 1000 Cycles) TCycle_i+1 Figure 11. Power-Down and Power-Up Timing POWER DOWN CLK VIL VIH High Impedance tPU tPD Figure 12. Output Enable and Disable Timing OUTPUT ENABLE CLK VIH High Impedance VIL tOE2 tOE1 Document #: 001-15571 Rev. *E Page 16 of 23 [+] Feedback CY22801 2-wire Serial (I2C) Interface Timing When using I2C interface, the CY22801 should be programmed as I2C-capable prior to using this interface. The CY22801 uses a 2-wire serial-interface SDAT and SCLK that operates up to 400 kbits/second in read or write mode. The basic write serial format is as follows. Start Bit; seven-bit Device Address (DA); R/W Bit; Slave Clock Acknowledge (ACK); eight-bit Memory Address (MA); ACK; eight-bit data; ACK; eight-bit data in MA + 1 if desired; ACK; eight-bit data in MA+2; ACK; and so on, until STOP bit. The basic serial format is illustrated in Figure 14. Data Valid Data is valid when the Clock is HIGH, and may only be transitional when the clock is LOW, as illustrated in Figure 13. Data Frame Every new data frame is indicated by a start and stop sequence, as illustrated in Figure 15. Start Sequence – Start frame is indicated by SDAT going LOW when SCLK is HIGH. Every time a Start signal is given, the next eight-bit data must be the device address (seven bits) and a R/W bit, followed by the register address (eight bits) and register data (eight bits). Stop Sequence – Stop frame is indicated by SDAT going HIGH when SCLK is HIGH. A Stop frame frees the bus for writing to another part on the same bus or writing to another random register address. Acknowledge Pulse During Write mode, the CY22801 responds with an ACK pulse after every eight bits. This is accomplished by pulling the SDAT line LOW during the N*9th clock cycle, as illustrated in Figure 16. (N = the number of eight-bit segments transmitted.) During Read mode, the ACK pulse, after the data packet is sent, is generated by the master. Figure 13. Data Valid and Data Transition Periods Data valid SDAT Transition to next bit CLKHIGH VIH SCLK VIL tDH tSU CLKLOW Figure 14. Data Frame Architecture 1-bit 1-bit 1-bit 1-bit 1-bit Slave Slave Slave Slave ACK ACK R/W = 0 ACK ACK 7-bit 8-bit 8-bit 8-bit 8-bit Device Register Register Register Register Data Address Address Data Data (XXH) (XXH) (XXH+1) (XXH+2) 1-bit Slave ACK 1-bit Slave ACK 1-bit Slave ACK 1-bit Slave ACK SDAT Write Multiple Contiguous Registers Start Signal 8-bit Register Data (FFH) 8-bit Register Data (00H) Stop Signal SDAT Read Multiple Contiguous Registers Start Signal 1-bit 1-bit 1-bit 1-bit Slave Slave 1-bit Master R/W = 1 ACK R/W = 0 ACK ACK 7-bit 8-bit 8-bit 8-bit Device Register 7-Bit Register Register Address Address Device Data Data (XXH) Address (XXH) (XXH+1) 1-bit Master ACK 1-bit Master ACK 1-bit Master ACK 1-bit Master ACK 8-bit Register Data (FFH) 8-bit Register Data (00H) Stop Signal Document #: 001-15571 Rev. *E Page 17 of 23 [+] Feedback CY22801 Figure 15. Start and Stop Frame SDAT SCLK STOP START Transition to next bit Figure 16. Frame Format (Device Address, R/W, Register Address, Register Data SDAT + START DA6 SCLK DA5DA0 + R/W ACK RA7 + RA6 RA1 + RA0 ACK D7 D6 + + D1 D0 ACK STOP Table 17. Two-wire Serial Interface Parameters Parameter fSCLK CLKLOW CLKHIGH tSU tDH Frequency of SCLK Start mode time from SDA LOW to SCL LOW SCLK LOW period SCLK HIGH period Data transition to SCLK HIGH Data hold (SCLK LOW to data transition) Rise time of SCLK and SDAT Fall time of SCLK and SDAT Stop mode time from SCLK HIGH to SDAT HIGH Stop mode to start mode Description Min – 0.6 1.3 0.6 100 100 – – 0.6 1.3 Max 400 – – – – – 300 300 – – Unit kHz μs μs μs ns ns ns ns μs μs Document #: 001-15571 Rev. *E Page 18 of 23 [+] Feedback CY22801 Ordering Information Ordering Code CY22801KFXC CY22801KFXCT CY22801KFXI CY22801KFXIT Package Type 8-pin SOIC 8-pin SOIC - tape and reel 8-pin SOIC 8-pin SOIC - tape and reel Operating Range Commercial, 0 °C to 70 °C Commercial, 0 °C to 70 °C Industrial, – 40 °C to 85 °C Industrial, – 40 °C to 85 °C Operating Voltage 3.3 V 3.3 V 3.3 V 3.3 V Some product offerings are factory-programmed customer-specific devices with customized part numbers. The Possible Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or sales representative for more information. Possible Configurations Ordering Code CY22801KSXC-xxx[9] CY22801KSXC-xxxT[9] CY22801KSXI-xxx[9] CY22801KSXI-xxxT[9] Package Type 8-Pin SOIC 8-Pin SOIC - tape and reel 8-Pin SOIC 8-Pin SOIC - tape and reel Operating Range Commercial, 0 °C to 70 °C Commercial, 0 °C to 70 °C Industrial, – 40 °C to 85 °C Industrial, – 40 °C to 85 °C Operating Voltage 3.3 V 3.3 V 3.3 V 3.3 V Ordering Code Definitions CY xxxxx K F X (X) (-xxx) T T = Tape and reel, Blank = Tube Dash code (Only for Factory Programmable Devices) Temperature range: C = Commercial, I = Industrial Pb-free, Blank = leaded Programming Option: F = Field Programmable, Blank = Factory Programmable Fixed value: K Part identifier Company ID: CY = Cypress Notes 10. Ordering codes with “xxx” are factory-programmed configurations. Factory programming is available for high volume orders. For more details, contact your local Cypress field application engineer or Cypress sales representative. Document #: 001-15571 Rev. *E Page 19 of 23 [+] Feedback CY22801 Package Diagram Figure 17. 8-Pin (150-Mil) SOIC SZ08 51-85066 *D Document #: 001-15571 Rev. *E Page 20 of 23 [+] Feedback CY22801 Acronyms Table 18. Acronyms Used in this Documnent Acronym ACK CLKIN EMI ESD EMC FS I2C JEDEC EIA LVCMOS OE Description Acknowledge Clock input Electromagnetic interference Electrostatic discharge Electromagnetic compatibility Frequency select Inter integrated circuit Joint electron device engineering council electronic industries alliance Low-voltage complementary metal oxide semiconductor Output enable Acronym PD PFD PLL SSON SCLK SDAT SSC VCO VCXO , Description Power down Phase frequency detector Phase locked loop Spread spectrum ON Serial interface clock Serial interface data Spread spectrum clock Voltage controlled oscillator Voltage controlled crystal oscillator Document Conventions Units of Measure Table 19. Units of Measure Symbol °C dB dBc/Hz fC fF Hz KB Kbit kHz kΩ MHz MΩ µA µF µH µs µV Unit of Measure degrees Celsius decibels decibels relative to the carrier per Hertz femto Coulomb femto Farads hertz 1024 bytes 1024 bits kilohertz kilohms megahertz megaohms microamperes microfarads microhenrys microseconds microvolts Symbol µVrms µW mA mm ms mV nA ns nV Ω pA pF pp ppm ps sps σ Unit of Measure microvolts root-mean-square microwatts milliamperes millimeters milliseconds millivolts nanoamperes nanoseconds nanovolts ohms picoamperes pico Farads peak-to-peak parts per million picoseconds samples per second sigma: one standard deviation Document #: 001-15571 Rev. *E Page 21 of 23 [+] Feedback CY22801 Document History Page Document Title: CY22801 Universal Programmable Clock Generator (UPCG) Document Number: 001-15571 Revision ** *A ECN 1058080 2440787 Orig. of Change KVM/ KKVTMP AESA Submission Date 05/10/07 05/16/08 New data sheet Updated template. Added Note 9 and 10. Added existing part numbers CY22801FXCT, CY22801FXI, CY22801FXIT, CY22801SXC-xxx and CY22801SXC-xxxT in ordering information table. Added new part numbers CY22801KFXC, CY22801KFXCT, CY22801KFXI, CY22801KFXIT, CY22801KSXC-xxx and CY22801KSXC-xxxT. Add Industrial Grade Ambient Temperature to Recommended Operating Conditions. Add separate Fout max limit for industrial temp. Add temperature ranges to the Ordering Information Table. Remove CY22801FXCT and CY22801FXIT from Ordering Information Table. Add CY22801KSXI-xxx and CY22801KSXI-xxxT to Ordering Information Table. Correct package reference from S8 to SZ08. Removed inactive parts from the Ordering Information table. Moved xxx parts to Possible Configurations table.Updated package diagram Features: Added SS, VCXO, FS, PD, OE Removed Benefits section from page 1. Updated Logic Block Diagram, Pin Configuration, and Pin Definition Added SSCG and VCXO description, Frequency Calculation and Register Definitions, Multi Function Pin Options and Possible Configurations sections Added information graphs of Spread Spectrum Added serial interface description Added crystal specs for VCXO Added VCXO specs in DC specifications Table Added CTCJ, PD and OE timing in AC char Table Added and Ordering Code Definitions. Added Crystal part numbers in footnote “a” on page 13. Changed tDH min spec from 0 ns to 100 ns. Description of Change *B 2724806 KVM/ AESA 6/26/09 *C *D 2897775 2981862 KVM BASH 03/23/10 07/15/2010 *E 3207656 CXQ 03/28/2011 Document #: 001-15571 Rev. *E Page 22 of 23 [+] Feedback CY22801 Sales, Solutions, and Legal Information Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. Products Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless PSoC Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2007-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 001-15571 Rev. *E Revised March 28, 2011 Page 23 of 23 CyClocksRT, CyberClocks, and InstaClock are trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders. [+] Feedback
CY22801KFXI 价格&库存

很抱歉,暂时无法提供与“CY22801KFXI”相匹配的价格&库存,您可以联系我们找货

免费人工找货