0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY7C1009-15VC

CY7C1009-15VC

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    CY7C1009-15VC - 128K x 8 Static RAM - Cypress Semiconductor

  • 数据手册
  • 价格&库存
CY7C1009-15VC 数据手册
009 CY7C109 CY7C1009 128K x 8 Static RAM Features • High speed — tAA = 10 ns • Low active power — 1017 mW (max., 12 ns) • Low CMOS standby power — 55 mW (max.), 4 mW (Low power version) • 2.0V Data Retention (Low power version) • Automatic power-down when deselected • TTL-compatible inputs and outputs • Easy memory expansion with CE1, CE2, and OE options active HIGH chip enable (CE2), an active LOW output enable (OE), and three-state drivers. Writing to the device is accomplished by taking chip enable one (CE1) and write enable (WE) inputs LOW and chip enable two (CE2) input HIGH. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A16). Reading from the device is accomplished by taking chip enable one (CE1) and output enable (OE) LOW while forcing write enable (WE) and chip enable two (CE2) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O0 through I/O7) are placed in a high-impedance state when the device is deselected (CE1 HIGH or CE2 LOW), the outputs are disabled (OE HIGH), or during a write operation (CE1 LOW, CE2 HIGH, and WE LOW). The CY7C109 is available in standard 400-mil-wide SOJ and 32-pin TSOP type I packages. The CY7C1009 is available in a 300-mil-wide SOJ package. The CY7C1009 and CY7C109 are functionally equivalent in all other respects. Functional Description The CY7C109 / CY7C1009 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE1), an Logic Block Diagram Pin Configurations SOJ Top View NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 GND A11 A9 A8 A13 WE CE2 A15 VCC NC A16 A14 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 VCC A15 CE2 WE A13 A8 A9 A11 OE A10 CE1 I/O7 I/O6 I/O5 I/O4 I/O3 I/O0 INPUT BUFFER A0 A1 A2 A3 A4 A5 A6 A7 A8 I/O1 ROW DECODER I/O2 SENSE AMPS 512 x 256 x 8 ARRAY 109–2 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 GND I/O2 I/O1 I/O0 A0 A1 A2 A3 109–3 I/O3 I/O4 I/O5 CE1 CE2 WE OE COLUMN DECODER POWER DOWN I/O6 I/O7 TSOP I Top View (not to scale) A9 A 10 A 11 A 12 A 13 A14 A15 A16 109–1 Selection Guide Maximum Access Time (ns) Maximum Operating Current (mA) Maximum CMOS Standby Current (mA) Maximum CMOS Standby Current (mA) Low Power Version Shaded areas contain preliminary information. 7C109-10 7C1009-10 10 195 10 2 7C109-12 7C1009-12 12 185 10 2 7C109-15 7C1009-15 15 155 10 2 7C109-20 7C1009-20 20 140 10 — 7C109-25 7C1009-25 25 135 10 — 7C109-35 7C1009-35 35 125 10 — Cypress Semiconductor Corporation Document #: 38-05032 Rev. ** • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 Revised August 24, 2001 CY7C109 CY7C1009 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ................................. –65°C to +150°C Ambient Temperature with Power Applied............................................. –55°C to +125°C Supply Voltage on VCC to Relative GND[1] .... –0.5V to +7.0V DC Voltage Applied to Outputs in High Z State[1] .................................... –0.5V to VCC + 0.5V DC Input Voltage[1] ................................ –0.5V to VCC + 0.5V Current into Outputs (LOW) .........................................20 mA Static Discharge Voltage ........................................... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current..................................................... >200 mA Operating Range Range Commercial Industrial Ambient Temperature[2] 0°C to +70°C −40°C to +85°C VCC 5V ± 10% 5V ± 10% Electrical Characteristics Over the Operating Range[3] 7C109-10 7C1009-10 Parameter VOH VOL VIH VIL IIX IOZ IOS ICC Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage[1] Input Load Current Output Leakage Current Output Short Circuit Current[3] VCC Operating Supply Current Automatic CE Power-Down Current — TTL Inputs Automatic CE Power-Down Current — CMOS Inputs GND < VI < VCC GND < VI < VCC, Output Disabled VCC = Max., VOUT = GND VCC = Max., IOUT = 0 mA, f = fMAX = 1/tRC Max. VCC, CE1 > VIH or CE2 < VIL, VIN > VIH or VIN < VIL, f = fMAX Max. VCC, CE1 > VCC – 0.3V, or CE2 < 0.3V, VIN > VCC – 0.3V, or VIN < 0.3V, f=0 L Test Conditions VCC = Min., IOH = –4.0 mA VCC = Min., IOL = 8.0 mA 2.2 –0.3 –1 –5 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 195 2.2 –0.3 –1 –5 Max. 7C109-12 7C1009-12 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 185 2.2 –0.3 –1 –5 Max. 7C109-15 7C1009–15 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 155 Max. Unit V V V V µA µA mA mA ISB1 45 45 40 mA ISB2 10 2 10 2 10 2 mA Shaded areas contain preliminary information. Document #: 38-05032 Rev. ** Page 2 of 12 CY7C109 CY7C1009 Electrical Characteristics Over the Operating Range (continued) 7C109-20 7C1009-20 Parameter VOH VOL VIH VIL IIX IOZ IOS ICC Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage[1] Input Load Current Output Leakage Current Output Short Circuit Current[3] VCC Operating Supply Current Automatic CE Power-Down Current — TTL Inputs Automatic CE Power-Down Current — CMOS Inputs GND < VI < VCC GND < VI < VCC, Output Disabled VCC = Max., VOUT = GND VCC = Max., IOUT = 0 mA, f = fMAX = 1/tRC Max. VCC, CE1 > VIH or CE2 < VIL, VIN > VIH or VIN < VIL, f = fMAX Max. VCC, CE1 > VCC – 0.3V, or CE2 < 0.3V, VIN > VCC – 0.3V, or VIN < 0.3V, f=0 Test Conditions VCC = Min., IOH = –4.0 mA VCC = Min., IOL = 8.0 mA 2.2 –0.3 –1 –5 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 140 2.2 –0.3 –1 –5 Max. 7C109-25 7C1009-25 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 135 2.2 –0.3 –1 –5 Max. 7C109-35 7C1009-35 Min. 2.4 0.4 VCC + 0.3 0.8 +1 +5 –300 125 Max. Unit V V V V µA µA mA mA ISB1 30 30 25 mA ISB2 10 10 10 mA Capacitance[4] Parameter CIN COUT Description Input Capacitance Output Capacitance Test Conditions TA = 25°C, f = 1 MHz, VCC = 5.0V Max. 9 8 Unit pF pF Notes: 1. VIL (min.) = –2.0V for pulse durations of less than 20 ns. 2. TA is the “instant on” case temperature. 3. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 4. Tested initially and after any design or process changes that may affect these parameters. AC Test Loads and Waveforms 5V OUTPUT 30 pF INCLUDING JIG AND SCOPE (a) R2 255Ω R1 480 Ω R1 480Ω 5V OUTPUT 5 pF INCLUDING JIG AND SCOPE (b) R2 255Ω GND 3.0V 90% 10% 90% 10% ALL INPUT PULSES ≤ 3ns ≤ 3 ns 109–3 109–4 Equivalent to: THÉVENIN EQUIVALENT 167Ω 1.73V OUTPUT Document #: 38-05032 Rev. ** Page 3 of 12 CY7C109 CY7C1009 Switching Characteristics[3, 5] Over the Operating Range 7C109-10 7C1009-10 Parameter READ CYCLE tRC tAA tOHA tACE tDOE tLZOE tHZOE tLZCE tHZCE tPU tPD Read Cycle Time Address to Data Valid Data Hold from Address Change CE1 LOW to Data Valid, CE2 HIGH to Data Valid OE LOW to Data Valid OE LOW to Low Z OE HIGH to High Z[6, 7] CE1 LOW to Low Z, CE2 HIGH to Low Z CE1 LOW to Power-Up, CE2 HIGH to Power-Up CE1 HIGH to Power-Down, CE2 LOW to Power-Down Write Cycle Time CE1 LOW to Write End, CE2 HIGH to Write End Address Set-Up to Write End Address Hold from Write End Address Set-Up to Write Start WE Pulse Width Data Set-Up to Write End Data Hold from Write End WE HIGH to Low Z WE LOW to High Z [7] [6, 7] [7] [6, 7] 7C109-12 7C1009-12 Min. 12 Max. 7C109-15 7C1009-15 Min. 15 Max. Unit ns 15 3 15 7 0 7 3 7 0 ns ns ns ns ns ns ns ns ns 15 ns Description Min. 10 Max. 10 3 10 5 0 5 3 5 0 10 0 3 0 3 12 12 6 6 6 CE1 HIGH to High Z, CE2 LOW to High Z 12 WRITE CYCLE[8,9] tWC tSCE tAW tHA tSA tPWE tSD tHD tLZWE tHZWE 10 8 8 0 0 8 6 0 3 5 12 10 10 0 0 10 7 0 3 6 15 12 12 0 0 12 8 0 3 7 ns ns ns ns ns ns ns ns ns ns Shaded areas contain preliminary information. Notes: 5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified IOL/IOH and 30-pF load capacitance. 6. tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. 7. At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device. 8. The internal write time of the memory is defined by the overlap of CE1 LOW, CE2 HIGH, and WE LOW. CE1 and WE must be LOW and CE2 HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 9. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of tHZWE and TSD. Document #: 38-05032 Rev. ** Page 4 of 12 CY7C109 CY7C1009 Switching Characteristics[3, 5] Over the Operating Range 7C109-20 7C1009-20 Parameter READ CYCLE tRC tAA tOHA tACE tDOE tLZOE tHZOE tLZCE tHZCE tPU tPD Read Cycle Time Address to Data Valid Data Hold from Address Change CE1 LOW to Data Valid, CE2 HIGH to Data Valid OE LOW to Data Valid OE LOW to Low Z OE HIGH to High Z[6, 7] CE1 LOW to Low Z, CE2 HIGH to Low Z CE1 LOW to Power-Up, CE2 HIGH to Power-Up CE1 HIGH to Power-Down, CE2 LOW to Power-Down Write Cycle Time CE1 LOW to Write End, CE2 HIGH to Write End Address Set-Up to Write End Address Hold from Write End Address Set-Up to Write Start WE Pulse Width Data Set-Up to Write End Data Hold from Write End WE HIGH to Low Z [7] [6, 7] [7] [6, 7] 7C109-25 7C1009-25 Min. 25 Max. 7C109-35 7C1009-35 Min. 35 Min. Unit ns 35 5 35 15 0 15 5 15 0 ns ns ns ns ns ns ns ns ns 35 ns Description Min. 20 Max. 20 3 20 8 0 8 3 8 0 20 0 5 0 5 25 25 10 10 10 CE1 HIGH to High Z, CE2 LOW to High Z 25 WRITE CYCLE[8] tWC tSCE tAW tHA tSA tPWE tSD tHD tLZWE tHZWE 20 15 15 0 0 12 10 0 3 8 25 20 20 0 0 15 15 0 5 10 35 25 25 0 0 20 20 0 5 15 ns ns ns ns ns ns ns ns ns ns WE LOW to High Z Data Retention Characteristics Over the Operating Range (L Version Only) Parameter VDR ICCDR tCDR tR Description VCC for Data Retention Data Retention Current Chip Deselect to Data Retention Time Operation Recovery Time Conditions No input may exceed VCC + 0.5V VCC = VDR = 2.0V, CE1 > VCC – 0.3V or CE2 < 0.3V, VIN > VCC – 0.3V or VIN < 0.3V Min. 2.0 50 0 tRC Max Unit V µA ns ns Shaded areas contain preliminary information. Document #: 38-05032 Rev. ** Page 5 of 12 CY7C109 CY7C1009 Data Retention Waveform DATA RETENTION MODE VCC 4.5V tCDR CE 109-5 VDR > 2V 4.5V tR Switching Waveforms Read Cycle No. 1[10, 11] tRC ADDRESS tAA tOHA DATA OUT PREVIOUS DATA VALID DATA VALID 109–6 Read Cycle No. 2 (OE Controlled)[11, 12] ADDRESS tRC CE1 CE2 tACE OE tHZOE tDOE DATA OUT VCC SUPPLY CURRENT tLZOE HIGH IMPEDANCE tLZCE tPU 50% tHZCE DATA VALID tPD 50% ISB 109–7 HIGH IMPEDANCE ICC Notes: 10. Device is continuously selected. OE, CE1 = VIL, CE2 = VIH. 11. WE is HIGH for read cycle. 12. Address valid prior to or coincident with CE1 transition LOW and CE2 transition HIGH. Document #: 38-05032 Rev. ** Page 6 of 12 CY7C109 CY7C1009 Switching Waveforms (continued) Write Cycle No. 1 (CE1 or CE2 Controlled)[13, 14] tWC ADDRESS tSCE CE1 tSA CE2 tSCE tAW tPWE WE tSD DATA I/O DATA VALID 109–8 tHA tHD Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14] tWC ADDRESS tSCE CE1 CE2 tSCE tAW tSA WE tPWE tHA OE tSD DATA I/O NOTE 15 tHZOE Notes: 13. Data I/O is high impedance if OE = VIH. 14. If CE1 goes HIGH or CE2 goes LOW simultaneously with WE going HIGH, the output remains in a high-impedance state. tHD DATAIN VALID 109–9 Document #: 38-05032 Rev. ** Page 7 of 12 CY7C109 CY7C1009 Switching Waveforms (continued) Write Cycle No. 3 (WE Controlled, OE LOW)[14] tWC ADDRESS tSCE CE1 CE2 tSCE tAW tSA WE tSD DATA I/O NOTE 15 tHZWE DATA VALID tLZWE 109–9 tHA tPWE tHD Note: 15. During this period the I/Os are in the output state and input signals should not be applied. Truth Table CE1 H X L L L CE2 X L H H H OE X X L X H WE X X H L H I/O0 – I/O7 High Z High Z Data Out Data In High Z Power-Down Power-Down Read Write Selected, Outputs Disabled Mode Power Standby (ISB) Standby (ISB) Active (ICC) Active (ICC) Active (ICC) Document #: 38-05032 Rev. ** Page 8 of 12 CY7C109 CY7C1009 Ordering Information Speed (ns) 10 Ordering Code CY7C109-10VC CY7C1009-10VC CY7C1009L-10VC 12 CY7C109-12VC CY7C1009-12VC CY7C1009L-12VC CY7C109-12ZC 15 CY7C109–15VC CY7C1009-15VC CY7C1009L-15VC CY7C109–15ZC 20 CY7C109–20VC CY7C1009-20VC CY7C109–20VI CY7C109–20ZC CY7C109-20ZI 25 CY7C109–25VC CY7C1009-25VC CY7C109–25VI CY7C109–25ZC CY7C109-25ZI 35 CY7C109–35VC CY7C1009-35VC CY7C109–35VI Shaded areas contain preliminary information. Package Name V33 V32 V32 V33 V32 V32 Z32 V33 V32 V32 Z32 V33 V32 V33 Z32 Z32 V33 V32 V33 Z32 Z32 V33 V32 V33 Package Type 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead TSOP Type I 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead TSOP Type I 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (400-Mil) Molded SOJ 32-Lead TSOP Type I 32-Lead TSOP Type I 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (400-Mil) Molded SOJ 32-Lead TSOP Type I 32-Lead TSOP Type I 32-Lead (400-Mil) Molded SOJ 32-Lead (300-Mil) Molded SOJ 32-Lead (400-Mil) Molded SOJ Operating Range Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Document #: 38-05032 Rev. ** Page 9 of 12 CY7C109 CY7C1009 Package Diagrams 32-Lead (300-Mil) Molded SOJ V32 51-85041-A 32-Lead (400-Mil) Molded SOJ V33 51-85033-A Document #: 38-05032 Rev. ** Page 10 of 12 CY7C109 CY7C1009 Package Diagrams (continued) 32-Lead Thin Small Outline Package Z32 51-85056-B Document #: 38-05032 Rev. ** Page 11 of 12 © Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CY7C109 CY7C1009 Document Title: CY7C109, CY7C1009 128K x 8 Static RAM Document Number: 38-05032 REV. ** ECN NO. 106826 Issue Date 09/15/01 Orig. of Change SZV Description of Change Change from Spec number: 38-00140 to 38-05032 Document #: 38-05032 Rev. ** Page 12 of 12
CY7C1009-15VC 价格&库存

很抱歉,暂时无法提供与“CY7C1009-15VC”相匹配的价格&库存,您可以联系我们找货

免费人工找货