0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY7C1049CV33-15VI

CY7C1049CV33-15VI

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    CY7C1049CV33-15VI - 512K x 8 Static RAM - Cypress Semiconductor

  • 数据手册
  • 价格&库存
CY7C1049CV33-15VI 数据手册
CY7C1049CV33 4-Mbit (512K x 8) Static RAM Features • Temperature Ranges — Commercial: 0°C to 70°C — Industrial: –40°C to 85°C — Automotive: –40°C to 125°C • High speed — tAA = 10 ns • Low active power — 324 mW (max.) • 2.0V data retention • Automatic power-down when deselected • TTL-compatible inputs and outputs • Easy memory expansion with CE and OE features Functional Description[1] The CY7C1049CV33 is a high-performance CMOS Static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O0 through I/O7) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a Write operation (CE LOW, and WE LOW). The CY7C1049CV33 is available in standard 400-mil-wide 36-pin SOJ package and 44-pin TSOP II package with center power and ground (revolutionary) pinout. Logic Block Diagram Pin Configuration SOJ Top View TSOP II Top View NC A18 A17 A16 A15 OE I/O7 I/O6 GND VCC I/O5 I/O4 A14 A13 A12 A11 A10 NC I/O0 INPUT BUFFER A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 I/O1 ROW DECODER I/O2 SENSE AMPS 512K x 8 ARRAY I/O3 I/O4 I/O5 CE WE OE COLUMN DECODER POWER DOWN I/O6 I/O7 A0 A1 A2 A3 A4 CE I/O0 I/O1 VCC GND I/O2 I/O3 WE A5 A6 A7 A8 A9 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 NC NC A0 A1 A2 A3 A4 CE I/O0 I/O1 VCC VSS I/O2 I/O3 WE A5 A6 A7 A8 A9 NC NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 NC NC NC A18 A17 A16 A15 OE I/O7 I/O6 VSS VCC I/O5 I/O4 A14 A13 A12 A11 A10 NC NC NC Notes: 1. For guidelines on SRAM system design, please refer to the ‘System Design Guidelines’ Cypress application note, available on the internet at www.cypress.com. A 11 A 12 A 13 A 14 A 15 A 16 A17 A18 Cypress Semiconductor Corporation Document #: 38-05006 Rev. *C • 3901 North First Street • San Jose, CA 95134 • 408-943-2600 Revised July 19, 2004 CY7C1049CV33 Selection Guide -8[] Maximum Access Time Maximum Operating Current Commercial Industrial Automotive Maximum CMOS Standby Current Shaded areas contain advance information. -10 10 90 100 10 - -12 12 85 95 10 - -15 15 80 90 95 10 15 Unit ns mA mA mA mA mA 8 100 110 10 - Commercial / Industrial Automotive Pin Definitions Pin Name A0-A18 I/O0 - I/O7 NC[2] 36-SOJ Pin Number 1-5,14-18, 20-24,32-35 7,8,11,12,25, 26,29,30 19,36 44 TSOP-II Pin Number 3-7,16-20, 26-30,38-41 9,10,13,14, 31,32,35,36 1,2,21,22,23, 24,25,42,43, 44 WE CE OE 13 6 31 15 8 37 Input/Control Input/Control Input/Control Write Enable Input, active LOW. When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted. Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip. Output Enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. Ground for the device. Should be connected to ground of the system. No Connect Input/Output Bidirectional Data I/O lines. Used as input or output lines depending on operation No Connects. This pin is not connected to the die I/O Type Input Description Address Inputs used to select one of the address locations. VSS, GND VCC 10,28 9,27 12,34 11,33 Ground Power Supply Power Supply inputs to the device. Notes: 2. NC pins are not connected on the die. Document #: 38-05006 Rev. *C Page 2 of 9 CY7C1049CV33 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ................................. –65°C to +150°C Ambient Temperature with Power Applied............................................. –55°C to +125°C Supply Voltage on VCC to Relative GND[3] .... –0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State[3].................................... –0.5V to VCC + 0.5V DC Input Voltage[3] ................................ –0.5V to VCC + 0.5V Current into Outputs (LOW)......................................... 20 mA Operating Range Range Commercial Industrial Automotive Ambient Temperature 0°C to +70°C –40°C to +85°C –40°C to +125°C VCC 3.3V ± 0.3V Electrical Characteristics Over the Operating Range Parameter VOH VOL VIH VIL IIX -8[] Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage[3] Input Load Current GND < VI < VCC Com’l / Ind’l Automotive IOZ Output Leakage Current VCC Operating Supply Current GND < VOUT < VCC, Output Disabled VCC = Max., f = fMAX = 1/tRC Com’l / Ind’l Automotive Com’l Ind’l Automotive ISB1 Automatic CE Power-down Current —TTL Inputs Automatic CE Power-down Current —CMOS Inputs Max. VCC, CE > Com’l / Ind’l VIH; VIN > VIH or Automotive VIN < VIL, f = fMAX Max. VCC, Com’l/Ind’l CE > VCC – 0.3V, Automotive VIN > VCC – 0.3V, or VIN < 0.3V, f = 0 Test Conditions VCC = Min.; IOH = –4.0 mA VCC = Min.,; IOL = 8.0 mA 2.0 –0.3 –1 –1 2.4 0.4 VCC + 0.3 0.8 +1 +1 100 110 40 10 2.0 –0.3 –1 –1 2.4 0.4 VCC + 0.3 0.8 +1 +1 90 100 40 10 2.0 –0.3 –1 –1 -10 2.4 0.4 VCC + 0.3 0.8 +1 +1 85 95 40 10 2.0 –0.3 –1 –20 –1 –20 -12 2.4 0.4 VCC + 0.3 0.8 +1 +20 +1 +20 80 90 95 40 45 10 15 -15 V V V V µA µA µA µA mA mA mA mA mA mA mA Min. Max. Min. Max. Min. Max. Min. Max. Unit ICC ISB2 Capacitance[4] Parameter CIN COUT Description Input Capacitance I/O Capacitance Test Conditions TA = 25°C, f = 1 MHz, VCC = 3.3V Max. 8 8 Unit pF pF Thermal Resistance[4] Parameter Description Test Conditions 36-pin SOJ (Non Pb-Free) 46.51 36-pin SOJ ( Pb-Free) 46.51 44-TSOP-II (Non Pb-Free) 41.66 44-TSOP-II ( Pb-Free) 41.66 Unit °C/W ΘJA ΘJC Thermal Resistance Test conditions follow standard test methods (Junction to and procedures for Ambient) Thermal Resistance measuring thermal (Junction to Case) impedance, per EIA / JESD51. 18.8 18.8 10.56 10.56 °C/W Notes: 3. VIL (min.) = –2.0V and VIH(max) = VCC + 0.5V for pulse durations of less than 20 ns. 4. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05006 Rev. *C Page 3 of 9 CY7C1049CV33 AC Test Loads and Waveforms[5] 8-, 10-ns devices: OUTPUT 50Ω * CAPACITIVE LOAD CONSISTS OF ALL COMPONENTS OF THE TEST ENVIRONMENT 1.5V Z = 50Ω 12-, 15-ns devices: 3.3V R 317 Ω 30 pF* OUTPUT 30 pF R2 351Ω (a) High-Z characteristics: 3.0V 90% GND 10% ALL INPUT PULSES 90% 10% 3.3V OUTPUT 5 pF (b) R 317 Ω R2 351Ω Rise Time: 1 V/ns (c) Fall Time: 1 V/ns (d) AC Switching Characteristics[6] Over the Operating Range -8[] Parameter Read Cycle tpower[7] tRC tAA tOHA tACE tDOE tLZOE tHZOE tLZCE tHZCE tPU tPD tWC tSCE tAW tHA tSA tPWE tSD tHD tLZWE VCC(typical) to the first access Read Cycle Time Address to Data Valid Data Hold from Address Change CE LOW to Data Valid OE LOW to Data Valid OE LOW to Low-Z OE HIGH to High-Z[8, 9] CE LOW to Low-Z[9] CE HIGH to High-Z[8, 9] CE LOW to Power-up CE HIGH to Power-down Write Cycle Time CE LOW to Write End Address Set-up to Write End Address Hold from Write End Address Set-up to Write Start WE Pulse Width Data Set-up to Write End Data Hold from Write End WE HIGH to Low-Z[9] High-Z[8, 9] 8 6 6 0 0 6 4 0 3 0 8 10 7 7 0 0 7 5 0 3 3 4 0 10 12 8 8 0 0 8 6 0 3 0 4 3 5 0 12 15 10 10 0 0 10 7 0 3 3 8 4 0 5 3 6 0 15 1 8 8 3 10 5 0 6 3 7 1 10 10 3 12 6 0 7 1 12 12 1 15 15 3 15 7 µs ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Description Min. Max. Min. -10 Max. Min. -12 Max. Min. -15 Max. Unit Write Cycle[10, 11] tHZWE WE LOW to 4 5 6 7 ns Notes: 5. AC characteristics (except High-Z) for all 8-ns and 10-ns parts are tested using the load conditions shown in Figure (a). All other speeds are tested using the Thevenin load shown in Figure (b). High-Z characteristics are tested for all speeds using the test load shown in Figure (d). Document #: 38-05006 Rev. *C Page 4 of 9 CY7C1049CV33 Switching Waveforms Read Cycle No. 1[12, 13] tRC ADDRESS tAA tOHA DATA OUT PREVIOUS DATA VALID DATA VALID Read Cycle No. 2 (OE Controlled)[13, 14] ADDRESS tRC CE tACE OE tDOE DATA OUT VCC SUPPLY CURRENT tLZOE HIGH IMPEDANCE tLZCE tPU 50% tHZOE tHZCE DATA VALID tPD 50% ISB ICC HIGH IMPEDANCE Notes: 6. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. 7. tPOWER gives the minimum amount of time that the power supply should be at stable, typical VCC values until the first memory access can be performed. 8. tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (d) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. 9. At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device. 10. The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write. 11. The minimum Write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of tHZWE and tSD. 12. Device is continuously selected. OE, CE = VIL. 13. WE is HIGH for Read cycle. Document #: 38-05006 Rev. *C Page 5 of 9 CY7C1049CV33 Switching Waveforms (continued) Write Cycle No. 1(WE Controlled, OE HIGH During Write)[15, 16] tWC ADDRESS tSCE CE tAW tSA WE tPWE tHA OE tSD DATA I/O NOTE 17 tHZOE DATAIN VALID tHD Write Cycle No. 2 (WE Controlled, OE LOW)[16] tWC ADDRESS tSCE CE tAW tSA WE tSD DATA I/O NOTE 17 tHZWE DATA VALID tPWE tHA tHD tLZWE Notes: 14. Address valid prior to or coincident with CE transition LOW. 15. Data I/O is high-impedance if OE = VIH. 16. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. 17. During this period the I/Os are in the output state and input signals should not be applied. Document #: 38-05006 Rev. *C Page 6 of 9 CY7C1049CV33 Truth Table CE H L L L OE X L X H WE X H L H High-Z Data Out Data In High-Z I/O0–I/O7 Power-down Read Write Selected, Outputs Disabled Mode Power Standby (ISB) Active (ICC) Active (ICC) Active (ICC) Ordering Information Speed (ns) 10 Ordering Code CY7C1049CV33-10VC CY7C1049CV33-10ZC CY7C1049CV33-10VI CY7C1049CV33-10ZI 12 CY7C1049CV33-12VC CY7C1049CV33-12ZC CY7C1049CV33-12VI CY7C1049CV33-12ZI 15 CY7C1049CV33-15VXC CY7C1049CV33-15VC CY7C1049CV33-15ZXC CY7C1049CV33-15ZC CY7C1049CV33-15VI CY7C1049CV33-15ZI CY7C1049CV33-15VE CY7C1049CV33-15ZE Package Name V36 Z44 V36 Z44 V36 Z44 V36 Z44 V36 V36 Z44 Z44 V36 Z44 V36 Z44 Package Type 36-lead (400-Mil) Molded SOJ 44-pin TSOP II 36-lead (400-Mil) Molded SOJ 44-pin TSOP II 36-lead (400-Mil) Molded SOJ 44-pin TSOP II 36-lead (400-Mil) Molded SOJ 44-pin TSOP II 36-lead (400-Mil) Molded SOJ (Pb-Free) 36-lead (400-Mil) Molded SOJ 44-pin TSOP II (Pb-Free) 44-pin TSOP II 36-lead (400-Mil) Molded SOJ 44-pin TSOP II 36-lead (400-Mil) Molded SOJ 44-pin TSOP II Automotive Industrial Commercial Industrial Commercial Industrial Operating Range Commercial Document #: 38-05006 Rev. *C Page 7 of 9 CY7C1049CV33 Package Diagrams 36-Lead (400-Mil) Molded SOJ V36 51-85090-B 44-pin TSOP II Z44 51-85087-*A All products and company names mentioned in this document may be the trademarks of their respective holders. Document #: 38-05006 Rev. *C Page 8 of 9 © Cypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. CY7C1049CV33 Document History Page Document Title: CY7C1049CV33 4-Mbit (512K x 8) Static RAM Document Number: 38-05006 REV. ** *A *B *C ECN NO. 112569 114091 116479 262949 Issue Date 03/06/02 04/25/02 09/16/02 See ECN Orig. of Change HGK DFP CEA RKF New Data Sheet Changed Tpower unit from ns to µs Add applications foot note to data sheet, page 1. Added Automotive Specs to Datasheet Added ΘJA and ΘJC values on Page #3. Description of Change Document #: 38-05006 Rev. *C Page 9 of 9
CY7C1049CV33-15VI 价格&库存

很抱歉,暂时无法提供与“CY7C1049CV33-15VI”相匹配的价格&库存,您可以联系我们找货

免费人工找货