0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY7C1338-117AC

CY7C1338-117AC

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    CY7C1338-117AC - 128K x 32 Synchronous-Flow-Through 3.3V Cache RAM - Cypress Semiconductor

  • 数据手册
  • 价格&库存
CY7C1338-117AC 数据手册
CY7C1338 128K x 32 Synchronous-Flow-Through 3.3V Cache RAM Features • Supports 117-MHz microprocessor cache systems with zero wait states • 128K by 32 common I/O • Fast clock-to-output times — 7.5 ns (117-MHz version) • Two-bit wraparound counter supporting either interleaved or linear burst sequence • Separate processor and controller address strobes provide direct interface with the processor and external cache controller • Synchronous self-timed write • Asynchronous output enable • 3.3V I/Os • JEDEC-standard pinout • 100-pin TQFP packaging • ZZ “sleep” mode Functional Description The CY7C1338 is a 3.3V, 128K by 32 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. The CY7C1338 allows both interleaved and linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs. Address advancement is controlled by the address advancement (ADV) input. A synchronous self-timed write mechanism is provided to simplify the write interface. A synchronous chip enable input and an asynchronous output enable input provide easy control for bank selection and output three-state control. Logic Block Diagram CLK ADV ADSC ADSP A[16:0] GW BWE BW 3 BW 2 BW 1 MODE (A0,A1) 2 BURST Q0 CE COUNTER Q1 CLR Q ADDRESS CE REGISTER D D DQ[31:24] Q BYTEWRITE REGISTERS 15 17 17 15 128K X 32 MEMORY ARRAY D DQ[23:16] Q BYTEWRITE REGISTERS D DQ[15:8] Q BYTEWRITE REGISTERS Q DQ[7:0] BYTEWRITE REGISTERS D BW 0 CE1 CE2 CE3 32 32 D ENABLE Q CE REGISTER CLK INPUT REGISTERS CLK OE ZZ SLEEP CONTROL DQ[31:0] Selection Guide 7C1338-117 Maximum Access Time (ns) Maximum Operating Current (mA) Maximum Standby Current (mA) Intel and Pentium are registered trademarks of Intel Corporation. 7C1338-100 8.0 325 2.0 7C1338-90 8.5 300 2.0 7C1338-50 11.0 250 2.0 7.5 350 2.0 Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 May 5, 2000 CY7C1338 Pin Configuration 100-Lead TQFP OE ADSC ADSP ADV 84 83 BWE BW3 BW2 BW1 BW0 CLK CE1 CE2 CE3 VDD VSS GW A6 A7 A8 82 A9 81 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 NC DQ16 DQ17 VDDQ VSSQ DQ18 DQ19 BYTE2 DQ20 DQ21 VSSQ VDDQ DQ22 DQ23 NC VDD NC VSS DQ24 DQ25 VDDQ VSSQ BYTE3 DQ26 DQ27 DQ28 DQ29 VSSQ VDDQ DQ30 DQ31 NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 85 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 NC DQ15 DQ14 VDDQ VSSQ DQ13 DQ12 DQ11 DQ10 VSSQ VDDQ DQ9 DQ8 VSS NC VDD ZZ DQ7 DQ6 VDDQ VSSQ DQ5 DQ4 DQ3 DQ2 VSSQ VDDQ DQ1 DQ0 NC BYTE0 BYTE1 CY7C1338 MODE A5 DNU DNU A10 A11 DNU DNU VSS 2 VDD A14 A15 A12 A13 A16 A4 A3 A2 A1 A0 CY7C1338 Pin Descriptions Pin Number 85 Name ADSC I/O InputSynchronous InputSynchronous Description Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, A[16:0] is captured in the address registers. A [1:0] are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, A[16:0] is captured in the address registers. A [1:0] are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE1 is deasserted HIGH. A1, A0 Address Inputs. These inputs feed the on-chip burst counter as the LSBs as well as being used to access a particular memory location in the memory array. Address Inputs used in conjunction with A[1:0] to select one of the 64K address locations. Sampled at the rising edge of the CLK, if CE1, CE2, and CE3 are sampled active, and ADSP or ADSC is active LOW. Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes. Sampled on the rising edge. BW0 controls DQ[7:0] and DP0, BW1 controls DQ [15:8] and DP1, BW2 controls DQ[23:16] and DP2, and BW3 controls DQ[31:24] and DP 3. See Write Cycle Descriptions table for further details. Advance Input used to advance the on-chip address counter. When LOW the internal burst counter is advanced in a burst sequence. The burst sequence is selected using the MODE input. Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. Global Write Input, active LOW. Sampled on the rising edge of CLK. This signal is used to conduct a global write, independent of the state of BWE and BW[3:0]. Global writes override byte writes. Clock Input. Used to capture all synchronous inputs to the device. Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE2 and CE3 to select/deselect the device. CE1 gates ADSP. Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE3 to select/deselect the device. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE2 to select/deselect the device. 84 ADSP 36, 37 49−44, 81–82, 99–100, 32–35 96–93 A[1:0] A[16:2] InputSynchronous InputSynchronous BW[3:0] InputSynchronous 83 ADV InputSynchronous InputSynchronous InputSynchronous Input-Clock InputSynchronous InputSynchronous InputSynchronous 87 88 BWE GW 89 98 97 92 86 CLK CE1 CE2 CE3 OE InputOutput Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. Asynchronous When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. InputSnooze Input. Active HIGH asynchronous. When HIGH, the device enters a low-power Asynchronous standby mode in which all other inputs are ignored, but the data in the memory array is maintained. Leaving ZZ floating or NC will default the device into an active state. ZZ pin has an internal pull-down. Mode Input. Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. When left floating or NC, defaults to interleaved burst order. Mode pin has an internal pull-up. Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A[16:0] during the previous clock rise of the read cycle. The direction of the pins is controlled by OE in conjunction with the internal control logic. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQ [31:0] and DP[3:0] are placed in a three-state condition. The outputs are automatically three-stated when a WRITE cycle is detected. 64 ZZ 31 MODE 29–28, 25–22, 19–18, 13–12, 9–6, 3–2, 79–78, 75–72, 69–68, 63–62, 59–56, 53–52 15, 41, 65, 91 DQ [31:0] I/OSynchronous VDD Power Supply Power supply inputs to the core of the device. Should be connected to 3.3V power supply. 3 CY7C1338 Pin Descriptions (continued) Pin Number 17, 40, 67, 90 5, 10, 21, 26, 55, 60, 71, 76 4, 11, 20, 27, 54, 61, 70, 77 1,14, 16, 30, 50–51, 66, 80 38, 39, 42, 43 Name VSS VSSQ I/O Ground Ground Description Ground for the I/O circuitry of the device. Should be connected to ground of the system. Ground for the device. Should be connected to ground of the system. VDDQ I/O Power Supply - Power supply for the I/O circuitry. Should be connected to a 3.3V power supply. NC No connects. DNU - Do not use pins. Should be left unconnected or tied LOW. counter/control logic and delivered to the RAM core. The write inputs (GW, BWE, and BW[3:0]) are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a write) on the next clock rise, the appropriate data will be latched and written into the device. Byte writes are allowed. During byte writes, BW0 controls DQ[7:0], BW1 controls DQ [15:8], BW2 controls DQ[23:16], and BW3 controls DQ[31:24]. All I/Os are three-stated during a byte write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be three-stated prior to the presentation of data to DQ[31:0]. As a safety precaution, the data lines are three-stated once a write cycle is detected, regardless of the state of OE. Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at clock rise: (1) CE1, CE2, and CE3 are all asserted active, (2) ADSC is asserted LOW, (3) ADSP is deasserted HIGH, and (4) the write input signals (GW, BWE , and BW[3:0]) indicate a write access. ADSC is ignored if ADSP is active LOW. The addresses presented are loaded into the address register and the burst counter/control logic and delivered to the RAM core. The information presented to DQ [31:0] will be written into the specified address location. Byte writes are allowed. During byte writes, BW0 controls DQ[7:0], BW1 controls DQ[15:8], BW2 controls DQ[23:16], and BWS3 controls DQ[31:24]. All I/Os are three-stated when a write is detected, even a byte write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be three-stated prior to the presentation of data to DQ [31:0]. As a safety precaution, the data lines are three-stated once a write cycle is detected, regardless of the state of OE. Functional Overview All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise (t CDV) is 7.5 ns (117-MHz device). The CY7C1338 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW[3:0]) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects (CE1, CE2, CE3) and an asynchronous Output Enable (OE ) provide for easy bank selection and output three-state control. ADSP is ignored if CE1 is HIGH. Single Read Accesses A single read access is initiated when the following conditions are satisfied at clock rise: (1) CE1, CE2, and CE3 are all asserted active, and (2) ADSP or ADSC is asserted LOW (if the access is initiated by ADSC, the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter/control logic and presented to the memory core. If the OE input is asserted LOW, the requested data will be available at the data outputs a maximum to tCDV after clock rise. ADSP is ignored if CE1 is HIGH. Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) CE1, CE2, and CE3 are all asserted active, and (2) ADSP is asserted LOW. The addresses presented are loaded into the address register and the burst Burst Sequences The CY7C1338 provides an on-chip 2-bit wraparound burst counter inside the SRAM. The burst counter is fed by A[1:0], and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE will select a linear burst sequence. A HIGH on MODE will select an interleaved burst order. Leaving MODE unconnected will cause the device to default to a interleaved burst sequence. 4 CY7C1338 Sleep Mode Table 1. Counter Implementation for the Intel® Pentium®/80486 Processor’s Sequence First Address AX + 1, Ax 00 01 10 11 Second Address AX + 1, Ax 01 00 11 10 Third Address AX + 1, Ax 10 11 00 01 Fourth Address AX + 1, Ax 11 10 01 00 The ZZ input pin is an asynchronous input. Asserting ZZ HIGH places the SRAM in a power conservation “sleep” mode. Two clock cycles are required to enter into or exit from this “sleep” mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the “sleep” m ode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the “sleep” mode. CE1, CE 2, CE3, ADSP, and ADSC must remain inactive for the duration of tZZREC after the ZZ input returns LOW. Leaving ZZ unconnected defaults the device into an active state. Table 2. Counter Implementation for a Linear Sequence First Address AX + 1, Ax 00 01 10 11 Second Address AX + 1, Ax 01 10 11 00 Third Address AX + 1, Ax 10 11 00 01 Fourth Address AX + 1, Ax 11 00 01 10 ZZ Mode Electrical Characteristics Parameter ICCZZ tZZS tZZREC Description Snooze mode standby current Device operation to ZZ ZZ recovery time Test Conditions ZZ > VDD − 0.2V ZZ > VDD − 0.2V ZZ < 0.2V 2tCYC Min. Max. 10 2tCYC Unit mA ns ns 5 CY7C1338 Cycle Description Table[1, 2, 3] Cycle Description Deselected Cycle, Power-down Deselected Cycle, Power-down Deselected Cycle, Power-down Deselected Cycle, Power-down Deselected Cycle, Power-down Snooze Mode, Power-down Read Cycle, Begin Burst Read Cycle, Begin Burst Write Cycle, Begin Burst Read Cycle, Begin Burst Read Cycle, Begin Burst Read Cycle, Continue Burst Read Cycle, Continue Burst Read Cycle, Continue Burst Read Cycle, Continue Burst Write Cycle, Continue Burst Write Cycle, Continue Burst Read Cycle, Suspend Burst Read Cycle, Suspend Burst Read Cycle, Suspend Burst Read Cycle, Suspend Burst Write Cycle, Suspend Burst Write Cycle, Suspend Burst ADD Used None None None None None None External External External External External Next Next Next Next Next Next Current Current Current Current Current Current CE1 H L L L X X L L L L L X X H H X H X X H H X H CE3 X X H X X X L L L L L X X X X X X X X X X X X CE2 X L X L X X H H H H H X X X X X X X X X X X X ZZ L L L L L H L L L L L L L L L L L L L L L L L ADSP X L L H H X L L H H H H H X X H X H H X X H X ADSC L X X L L X X X L L L H H H H H H H H H H H H ADV X X X X X X X X X X X L L L L L L H H H H H H WE X X X X X X X X L H H H H H H L L H H H H L L OE X X X X X X L H X L H L H L H X X L H L H X X CLK L-H L-H L-H L-H L-H X L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H L-H DQ High-Z High-Z High-Z High-Z High-Z High-Z Q High-Z D Q High-Z Q High-Z Q High-Z D D Q High-Z Q High-Z D D Notes: 1. X=”Don't Care,” 1=Logic HIGH, 0=Logic LOW. 2. The SRAM always initiates a read cycle when ADSP asserted, regardless of the state of GW, BWE, or BWS[3:0]. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to three-state. OE is a “Don't Care” for the remainder of the write cycle. 3. OE is asynchronous and is not sampled with the clock rise. During a read cycle DQ=High-Z when OE is inactive, and DQ=data when OE is active. 6 CY7C1338 Write Cycle Descriptions[1, 2, 3, 4] Function Read Read Write Byte 0 - DQ[7:0] Write Byte 1 - DQ[15:8] Write Bytes 1, 0 Write Byte 2 - DQ[23:16] Write Bytes 2, 0 Write Bytes 2, 1 Write Bytes 2, 1, 0 Write Byte 3 - DQ[31:24] Write Bytes 3, 0 Write Bytes 3, 1 Write Bytes 3, 1, 0 Write Bytes 3, 2 Write Bytes 3, 2, 0 Write Bytes 3, 2, 1 Write All Bytes Write All Bytes GW 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 BWE 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 X BW3 X 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 X BW2 X 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 X BW1 X 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 X BW0 X 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 X Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ................................... –65°C to +150°C Ambient Temperature with Power Applied ............................................... –55°C to +125°C Supply Voltage on VDD Relative to GND................ –0.5V to +4.6V DC Voltage Applied to Outputs in High Z State[5] ............................................... –0.5V to VDD + 0.5V DC Input Voltage[5]........................................... –0.5V to VDD + 0.5V Current into Outputs (LOW)......................................... 20 mA Static Discharge Voltage .......................................... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current .................................................... >200 mA Operating Range Ambient Range Temperature[6] Com’l 0° C to +70°C VDD 3.135V to 3.6V VDDQ 2.375V to VDD Notes: 4. When a write cycle is detected, all I/Os are three-stated, even during byte writes. 5. Minimum voltage equals –2.0V for pulse durations of less than 20 ns. 6. TA is the case temperature. 7 CY7C1338 Electrical Characteristics Over the Operating Range Parameter VOH VOL VIH VIH VIL VIL IX Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input HIGH Voltage Input LOW Voltage[5] Input LOW Voltage [5] Test Conditions VDDQ = 3.3V, V DD = Min., IOH = –4.0 mA VDDQ = 2.5V, V DD = Min., IOH = –2.0 mA VDDQ = 3.3V, V DD = Min., IOL = 8.0 mA VDDQ = 2.5V, V DD = Min., IOL = 2.0 mA VDDQ = 3.3V VDDQ = 2.5V VDDQ = 3.3V VDDQ = 2.5V GND ≤ VI ≤ VDDQ Input = VSS Input = VDDQ Input = VSS Input = VDDQ GND ≤ VI ≤ VDD, Output Disabled VDD = Max., VOUT = GND VDD = Max., IOUT = 0 mA, f = fMAX = 1/tCYC 8.5-ns cycle, 117 MHz 10-ns cycle, 100 MHz 11-ns cycle, 90 MHz 20-ns cycle, 50 MHz Min. 2.4 2.0 Max. Unit V V 0.4 0.7 2.0 1.7 –0.3 –0.3 −1 –30 5 –5 30 –5 5 –300 350 325 300 250 125 110 100 90 10 VDD + 0.3V VDD + 0.3V 0.8 0.7 1 V V V V V V µA µA µA µA µA µA mA mA mA mA mA mA mA mA mA mA Input Load Current (except ZZ and MODE) Input Current of MODE Input Current of ZZ IOZ IOS IDD Output Leakage Current Output Short Circuit Current VDD Operating Supply Current [7] ISB1 Automatic CE Power-Down Current—TTL Inputs Max. VDD, Device Deselected, VIN ≥ VIH or VIN ≤ VIL, f = fMAX = 1/tCYC, inputs switching 8.5-ns cycle, 117 MHz 10-ns cycle, 100 MHz 11-ns cycle, 90 MHz 20-ns cycle, 50 MHz ISB2 Automatic CE Power-Down Current — CMOS Inputs Automatic CE Power-Down Current—CMOS Inputs Max. VDD, Device Deselected, All speeds VIN ≤ 0.3V or VIN > VDDQ – 0.3V, f = 0, inputs static Max. VDD, Device Deselected, 8.5-ns cycle, 117 MHz VIN ≥ VDDQ– 0.3V or VIN ≤ 0.3V, 10-ns cycle, 100 MHz f = fMAX, inputs switching 11-ns cycle, 90 MHz 20-ns cycle, 50 MHz All speeds ISB3 95 85 75 65 30 mA mA mA mA mA ISB4 Automatic CE Power-Down Current Max. VDD, Device Deselected, — CMOS Inputs VIN ≥ VDD – 0.3V or VIN ≤ 0.3V, f = 0, inputs static Note: 7. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 8 CY7C1338 Capacitance[8] Parameter CIN CI/O Description Input Capacitance I/O Capacitance Test Conditions TA = 25°C, f = 1 MHz, VDD = 5.0V Max. 4 4 Unit pF pF AC Test Loads and Waveforms OUTPUT Z0 =50Ω RL =50 Ω 5 pF VL =1.5V INCLUDING JIG AND SCOPE 3.3V OUTPUT R2=351Ω R1=317Ω ALL INPUT PULSES 3.0V 10% GND ≤ 3.0 ns 90% 90% 10% ≤ 3.0 ns (a) (b) Switching Characteristics Over the Operating Range[9] -117 Parameter tCYC tCH tCL tAS tAH tCDV tDOH tADS tADH tWES tWEH tADVS tADVH tDS tDH tCES tCEH tCHZ tCLZ tEOHZ tEOLZ tEOV Clock HIGH Clock LOW Address Set-Up Before CLK Rise Address Hold After CLK Rise Data Output Valid After CLK Rise Data Output Hold After CLK Rise ADSP, ADSC Set-Up Before CLK Rise ADSP, ADSC Hold After CLK Rise BWS[1:0], GW, BWE Set-Up Before CLK Rise BWS[1:0], GW, BWE Hold After CLK Rise ADV Set-Up Before CLK Rise ADV Hold After CLK Rise Data Input Set-Up Before CLK Rise Data Input Hold After CLK Rise Chip Enable Set-Up Chip Enable Hold After CLK Rise Clock to High-Z[10, 11] Clock to Low-Z [10, 11] [10, 12] -100 Min. 10 4.0 4.0 2.0 0.5 Max. 11 4.5 4.5 2.0 0.5 8.0 2.0 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 2.0 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 3.5 0 0 3.5 0 0 3.5 -90 Min. Max. 20 4.5 4.5 2.0 0.5 8.5 2.0 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 3.5 0 3.5 0 3.5 -50 Min. Max. Unit ns ns ns ns ns 11.0 ns ns ns ns ns ns ns ns ns ns ns ns 3.5 3.5 3.5 ns ns ns ns ns Description Clock Cycle Time Min. 8.5 3.0 3.0 2.0 0.5 Max. 7.5 2.0 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 2.0 0.5 3.5 0 3.5 0 3.5 OE HIGH to Output High-Z OE LOW to Output Valid OE LOW to Output Low-Z[10, 12] Notes: 8. Tested initially and after any design or process changes that may affect these parameters. 9. Unless otherwise noted, test conditions assume signal transition time of 2.5 ns or less, timing reference levels of 1.25V, input pulse levels of 0 to 2.5V, and output loading of the specified IOL/IOH and load capacitance. Shown in (a) and (b) of AC test loads. 10. tCHZ, t CLZ, tEOHZ, and tEOLZ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 11. At any given voltage and temperature, t CHZ (max) is less than tCLZ (min). 12. This parameter is sampled and not 100% tested. 9 CY7C1338 Timing Diagrams Write Cycle Timing[13, 14] Single Write tCH tCYC Burst Write Pipelined Write Unselected CLK tADH tADS tCL ADSP ignored with CE1 inactive ADSP tADS tADH ADSC initiated write ADSC tADVS tADVH ADV tAS ADV Must Be Inactive for ADSP Write WD1 tAH WD2 WD3 ADD GW tWS tWH tWS CE1 masks ADSP tWH WE tCES tCEH CE1 tCES tCEH Unselected with CE2 CE2 CE3 tCES tCEH OE tDS tDH High-Z Data- High-Z In 1a 1a 2a = UNDEFINED 2b 2c 2d 3a = DON’T CARE Notes: 13. WE is the combination of BWE, BW[3:0] and GW to define a write cycle (see Write Cycle Descriptions table). 14. WDx stands for Write Data to Address X. 10 CY7C1338 Timing Diagrams (continued) Read Cycle Timing [13, 15] Single Read tCYC Burst Read tCH Unselected Pipelined Read CLK tADS tADH tCL ADSP ignored with CE1 inactive ADSP tADS ADSC initiated read ADSC tADVS tADH tADVH RD1 tAH RD2 RD3 Suspend Burst ADV tAS ADD GW tWS tWH tWS WE tCES tCEH tWH CE1 m asks ADSP CE1 Unselected with CE2 CE2 tCES tCEH CE3 tCES tCEH tEOV tCDV tOEHZ 2a tCLZ tCHZ = DON’T CARE = UNDEFINED OE tDOH 2b 2c 2c 2d 3a Data Out 1a 1a Note: 15. RDx stands for Read Data from Address X. 11 CY7C1338 Timing Diagrams (continued) Read/Write Cycle Timing tCH tCYC tCL CLK tAH B C D tAS ADD A tADS tADH ADSP tADS tADH ADSC tADVS tADVH ADV tCES tCEH CE1 tCES tCEH CE tWES tWEH WE ADSP ignored with CE1 HIGH tEOHZ Q(A) Q(B) Q (B+1) Q (B+2) Q (B+3) Q(B) D(C) D (C+1) D (C+2) D (C+3) Q(D) OE tCLZ Data In/Out tCDV tDOH tCHZ Device originally deselected WE is the combination of BWE, BWS[1:0], and GW to define a write cycle (see Write Cycle Descriptions table). CE is the combination of CE2 and CE3. All chip selects need to be active in order to select the device. RAx stands for Read Address X, WAx stands for Write Address X, Dx stands for Data-in X, Qx stands for Data-out X. 12 CY7C1338 Timing Diagrams (continued) Pipeline Timing tCH tCYC tCL CLK tAS ADD A B C D E F G H tADS tADH ADSP ADSC ADV tCES tCEH CE1 CE tWES tWEH WE ADSP ignored with CE1 HIGH OE tCLZ Data Q(A) Q(B) In/Out Q(C) Q(D) D (E) D (F) D (G) D (H) D(C) tCDV tDOH tCHZ D evice originally deselected WE is the combination of BWE, BW[1:0], and GW to define a write cycle (see Write Cycle Descriptions table). CE is the combination of CE2 and CE3. All chip selects need to be active in order to select the device. RAx stands for Read Address X, WAx stands for Write Address X, Dx stands for Data-in X, Qx stands for Data-out X. = DON’T CARE = UNDEFINED 13 CY7C1338 Timing Diagrams (continued) OE Switching Waveforms OE tEOHZ tEOV I/Os three-state tEOLZ 14 CY7C1338 Timing Diagrams (continued) ZZ Mode Timing [16, 17] CLK ADSP HIGH ADSC CE1 LOW CE2 HIGH CE3 ZZ tZZS ICC ICC(active) ICCZZ tZZREC I/Os Three-state Note: 16. Device must be deselected when entering ZZ mode. See Cycle Description table for all possible signal conditions to deselect the device. 17. I/Os are in three-state when exiting ZZ sleep mode. 15 CY7C1338 Ordering Information Speed (MHz) 117 100 90 50 Ordering Code CY7C1338-117AC CY7C1338-100AC CY7C1338-90AC CY7C1338-50AC Package Name A101 A101 A101 A101 Package Type 100-Lead Thin Quad Flat Pack 100-Lead Thin Quad Flat Pack 100-Lead Thin Quad Flat Pack 100-Lead Thin Quad Flat Pack Operating Range Commercial Document #: 38-00722-B Package Diagram 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 51-85050-A © Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.
CY7C1338-117AC 价格&库存

很抱歉,暂时无法提供与“CY7C1338-117AC”相匹配的价格&库存,您可以联系我们找货

免费人工找货