0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
CY7C402-25PC

CY7C402-25PC

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    CY7C402-25PC - 64 x 4 Cascadable FIFO / 64 x 5 Cascadable FIFO - Cypress Semiconductor

  • 数据手册
  • 价格&库存
CY7C402-25PC 数据手册
1CY 7C40 2 CY7C401/CY7C403 CY7C402/CY7C404 64 x 4 Cascadable FIFO 64 x 5 Cascadable FIFO Features • 64 x 4 (CY7C401 and CY7C403) 64 x 5 (CY7C402 and CY7C404) High-speed first-in first-out memory (FIFO) • Processed with high-speed CMOS for optimum speed/power • 25-MHz data rates • 50-ns bubble-through time—25 MHz • Expandable in word width and/or length • 5-volt power supply ± 10% tolerance, both commercial and military • Independent asynchronous inputs and outputs • TTL-compatible interface • Output enable function available on CY7C403 and CY7C404 • Capable of withstanding greater than 2001V electrostatic discharge • Pin compatible with MMI 67401A/67402A words. Both the CY7C403 and CY7C404 have an output enable (OE) function. The devices accept 4- or 5-bit words at the data input (DI0 – DIn) under the control of the shift in (SI) input. The stored words stack up at the output (DO0 – DOn) in the order they were entered. A read command on the shift out (SO) input causes the next to last word to move to the output and all data shifts down once in the stack. The input ready (IR) signal acts as a flag to indicate when the input is ready to accept new data (HIGH), to indicate when the FIFO is full (LOW), and to provide a signal for a cascading. The output ready (OR) signal is a flag to indicate the output contains valid data (HIGH), to indicate the FIFO is empty (LOW), and to provide a signal for cascading. Parallel expansion for wider words is accomplished by logically ANDing the IR and OR signals to form composite signals. Serial expansion is accomplished by tying the data inputs of one device to the data outputs of the previous device. The IR pin of the receiving device is connected to the SO pin of the sending device, and the OR pin of the sending device is connected to the SI pin of the receiving device. Reading and writing operations are completely asynchronous, allowing the FIFO to be used as a buffer between two digital machines of widely differing operating frequencies. The 25-MHz operation makes these FIFOs ideal for high-speed communication and controller applications. Functional Description The CY7C401 and CY7C403 are asynchronous first-in first-out (FIFOs) organized as 64 four-bit words. The CY7C402 and CY7C404 are similar FIFOs organized as 64 five-bit Logic Block Diagram SI IR INPUT CONTROL LOGIC Pin Configurations DIP WRITE POINTER (CY7C401) NC (CY7C403) OE IR SI DI 0 DI 1 DI 2 DI 3 GND 1 16 2 15 3 14 CY7C401 4 13 CY7C403 5 12 6 11 10 7 9 8 VCC SO OR DO 0 DO 1 DO 2 DO 3 MR (CY7C402) NC (CY7C404) OE IR SI DI 0 DI 1 DI 2 DI 3 DI 4 GND DIP 1 18 2 17 3 16 CY7C402 4 15 CY7C404 5 14 6 13 12 7 11 8 10 9 VCC SO OR DO 0 DO 1 DO 2 DO 3 DO 4 MR WRITE MULTIPLEXER DI 0 DI 1 DI 2 DI 3 (DI 4) DATAIN MEMORY ARRAY OUTPUT ENABLE OE DO0 DO1 DATAIN DO2 DO3 (DO 4) C401–2 C401–4 LCC LCC MR MASTER RESET READ MULTIPLEXER OUTPUT CONTROL LOGIC SO OR C401–1 SI DI 0 DI 1 DI 2 NC READ POINTER 3 2 1 2019 4 18 NC 5 17 OR CY7C401 6 CY7C403 16 DO 7 15 DO 8 14 DO 910111213 SI 0 1 2 DI DI DI DI 0 1 2 3 3 2 1 2019 4 18 OR 5 17 DO 0 6 CY7C402 16 DO 1 CY7C404 15 DO 2 7 8 14 DO 3 910111213 C401–3 C401–5 Selection Guide 7C401/2–5 Operating Frequency (MHz) Maximum Operating Current (mA) Commercial Military 5 75 7C40X–10 10 75 90 7C40X–15 15 75 90 7C40X–25 25 75 90 Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 March 1986 – Revised April 1995 CY7C401/CY7C403 CY7C402/CY7C404 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ................................. –65°C to +150°C Ambient Temperature with Power Applied............................................. –55°C to +125°C Supply Voltage to Ground Potential ............... –0.5V to +7.0V DC Voltage Applied to Outputs in High Z State ............................................... –0.5V to +7.0V DC Input Voltage............................................ –3.0V to +7.0V Power Dissipation ..........................................................1.0W Output Current, into Outputs (LOW)............................ 20 mA Static Discharge Voltage ........................................... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current ..................................................... >200 mA Operating Range Range Commercial Military [1] Ambient Temperature 0°C to +70°C –55°C to +125°C VCC 5V ±10% 5V ±10% Electrical Characteristics Over the Operating Range (Unless Otherwise Noted) [2] 7C40X–10, 15, 25 Parameter VOH VOL VIH VIL IIX VCD[3] IOZ IOS ICC Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage Input Leakage Current Input Diode Clamp Voltage[3] Output Leakage Current Output Short Circuit Current[4] Power Supply Current GND ≤ VOUT ≤ VCC, VCC = 5.5V Output Disabled (CY7C403 and CY7C404) VCC = Max., VOUT = GND VCC = Max., IOUT = 0 mA Commercial Military –50 +50 –90 75 90 µA mA mA mA GND ≤ VI ≤ VCC Test Conditions VCC = Min., IOH = – 4.0 mA VCC = Min., IOL = 8.0 mA 2.0 –3.0 –10 Min. 2.4 0.4 6.0 0.8 +10 Max. Unit V V V V µA Capacitance[5] Parameter CIN COUT Description Input Capacitance Output Capacitance Test Conditions TA = 25°C, f = 1 MHz, VCC = 4.5V Max. 5 7 Unit pF pF Notes: 1. TA is the “instant on” case temperature. 2. See the last page of this specification for Group A subgroup testing information. 3. The CMOS process does not provide a clamp diode. However, the FIFO is insensitive to –3V dc input levels and –5V undershoot pulses of less than 10 ns (measured at 50% output). 4. For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds. 5. Tested initially and after any design or process changes that may affect these parameters. 2 CY7C401/CY7C403 CY7C402/CY7C404 AC Test Loads and Waveforms R1 437Ω 5V OUTPUT 30 pF INCLUDING JIG AND SCOPE R2 272 Ω 5V OUTPUT 5 pF INCLUDING JIG AND SCOPE R2 272 Ω R1 437Ω ALL INPUT PULSES 3.0V GND ≤ 5 ns 90% 10% 90% 10% ≤ 5 ns (a) Equivalent to: THÉVENIN EQUIVALENT OUTPUT 167 Ω 1.73V C401–8 (b) C401–6 C401–7 Switching Characteristics Over the Operating Range[2, 6] Test Conditions Note 8 20 45 Note 9 Note 9 0 60 75 75 20 45 75 80 0 5 200 Note 10 Note 10 5 30 20 20 40 40 85 85 Note 11 Note 12 50 — — 0 5 10 5 30 20 20 30 35 40 40 40 35 30 95 20 25 40 55 0 5 10 5 30 20 20 25 25 35 35 35 30 25 65 7C401–5 7C402–5 Min. Max. 5 20 30 0 40 40 45 20 25 35 40 0 5 10 5 20 15 15 25 10 35 35 25 20 15 50/60 7C40X–10 Min. Max. 10 20 25 0 30 35 40 11 20 19/21 34/37 7C40X–15 Min. Max. 15 11 20 0 20 21/22 28/30 7C40X–25[7] Min. Max. 25 Unit MHz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Parameter fO tPHSI tPLSI tSSI tHSI tDLIR tDHIR tPHSO tPLSO tDLOR tDHOR tSOR tHSO tBT tSIR tHIR tPIR tPOR tPMR tDSI tDOR tDIR tLZMR tOOE tHZOE Description Operating Frequency SI HIGH Time SO LOW Time Data Set-Up to SI Data Hold from SI Delay, SI HIGH to IR LOW Delay, SI LOW to IR HIGH SO HIGH Time SO LOW Time Delay, SO HIGH to OR LOW Delay, SO LOW to OR HIGH Data Set-Up to OR HIGH Data Hold from SO LOW Bubble-Through Time Data Set-Up to IR Data Hold from IR Input Ready Pulse HIGH Output Ready Pulse HIGH MR Pulse Width MR HIGH to SI HIGH MR LOW to OR LOW MR LOW to IR HIGH MR LOW to Output LOW Output Valid from OE LOW Output High Z from OE HIGH Notes: 6. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V and output loading of the specified IOL/IOH a nd 30-pF load capacitance, as in part (a) of AC Test Loads and Waveforms. 7. Commercial/Military 8. I/fO > t PHSI + t DHIR, I/f O > tPHSO + t DHOR 9. tSSI a nd tHSI apply when memory is not full. 10. tSIR and t HIR a pply when memory is full, SI is high and minimum bubble-through (tBT ) conditions exist. 11. All data outputs will be at LOW level after reset goes HIGH until data is entered into the FIFO. 12. HIGH-Z transitions are referenced to the steady-state VOH –500 mV and VOL +500 mV levels on the output. tHZOE i s tested with 5-pF load capacitance as in part (b) of AC Test Loads and Waveforms. 3 CY7C401/CY7C403 CY7C402/CY7C404 Operational Description Concept Unlike traditional FIFOs, these devices are designed using a dual-port memory, read and write pointer, and control logic. The read and write pointers are incremented by the SO and SI respectively. The availability of an empty space to shift in data is indicated by the IR signal, while the presence of data at the output is indicated by the OR signal. The conventional concept of bubble-through is absent. Instead, the delay for input data to appear at the output is the time required to move a pointer and propagate an OR signal. The output enable (OE) signal provides the capability to OR tie multiple FIFOs together on a common bus. Resetting the FIFO Upon power-up, the FIFO must be reset with a master reset (MR) signal. This causes the FIFO to enter an empty condition signified by the OR signal being LOW at the same time the IR signal is HIGH. In this condition, the data outputs (DO0 – D O n) will be in a LOW state. Shifting Data In Data is shifted in on the rising edge of the SI signal. This loads input data into the first word location of the FIFO. On the falling edge of the SI signal, the write pointer is moved to the next word position and the IR signal goes HIGH, indicating the readiness to accept new data. If the FIFO is full, the IR will remain LOW until a word of data is shifted out. Shifting Data Out Data is shifted out of the FIFO on the falling edge of the SO signal. This causes the internal read pointer to be advanced to the next word location. If data is present, valid data will appear on the outputs and the OR signal will go HIGH. If data is not present, the OR signal will stay LOW indicating the FIFO is empty. Upon the rising edge of SO, the OR signal goes LOW. The data outputs of the FIFO should be sampled with edge-sensitive type D flip-flops (or equivalent), using the SO signal as the clock input to the flip-flop. Bubble-Through Two bubble-through conditions exist. The first is when the device is empty. After a word is shifted into an empty device, the data propagates to the output. After a delay, the OR flag goes HIGH, indicating valid data at the output. The second bubble-through condition occurs when the device is full. Shifting data out creates an empty location that propagates to the input. After a delay, the IR flag goes HIGH. If the SI signal is HIGH at this time, data on the input will be shifted in. Possible Minimum Pulse Width Violation at the Boundary Conditions If the handshaking signals IR and OR are not properly used to generate the SI and SO signals, it is possible to violate the minimum (effective) SI and SO positive pulse widths at the full and empty boundaries. When this violation occurs, the operation of the FIFO is unpredictable. It must then be reset, and all data is lost. Application of the 7C403–25/7C404–25 at 25 MHz Application of the CY7C403 or CY7C404 Cypress CMOS FIFOs requires knowledge of characteristics that are not easily specified in a datasheet, but which are necessary for reliable operation under all conditions, so we will specify them here. When an empty FIFO is filled with initial information at maximum “shift in” SI frequency, followed by immediate shifting out of the data also at maximum “shift out” SO frequency, the designer must be aware of a window of time which follows the initial rising edge of the OR signal, during which time the SO signal is not recognized. This condition exists only at high-speed operation where more than one SO may be generated inside the prohibited window. This condition does not inhibit the operation of the FIFO at full-frequency operation, but rather delays the full 25-MHz operation until after the window has passed. There are several implementation techniques for managing the window so that all SO signals are recognized: 1. The first involves delaying SO operation such that it does not occur in the critical window. This can be accomplished by causing a fixed delay of 40 ns “initiated by the SI signal only when the FIFO is empty” to inhibit or gate the SO activity. However, this requires that the SO operation be at least temporarily synchronized with the input SI operation. In synchronous applications this may well be possible and a valid solution. 2. Another solution not uncommon in synchronous applications is to only begin shifting data out of the FIFO when it is more than half full. This is a common method of FIFO application, as earlier FIFOs could not be operated at maximum frequency when near full or empty. Although Cypress FIFOs do not have this limitation, any system designed in this manner will not encounter the window condition described above. 3. The window may also be managed by not allowing the first SO signal to occur until the window in question has passed. This can be accomplished by delaying the SO 40 ns from the rising edge of the initial OR signal. This however involves the requirement that this only occurs on the first occurrence of data being loaded into the FIFO from an empty condition and therefore requires the knowledge of IR and SI conditions as well as SO. 4. Handshaking with the OR signal is a third method of avoiding the window in question. With this technique the rising edge of SO, or the fact that SO signal is HIGH, will cause the OR signal to go LOW. The SO signal is not taken LOW again, advancing the internal pointer to the next data, until the OR signal goes LOW. This ensures that the SO pulse that is initiated in the window will be automatically extended long enough to be recognized. 5. There remains the decision as to what signal will be used to latch the data from the output of the FIFO into the receiving source. The leading edge of the SO signal is most appropriate because data is guaranteed to be stable prior to and after the SO leading edge for each FIFO. This is a solution for any number of FIFOs in parallel. Any of the above solutions will ensure the correct operation of a Cypress FIFO at 25 MHz. The specific implementation is left to the designer and is dependent on the specific application needs. 4 CY7C401/CY7C403 CY7C402/CY7C404 Switching Waveforms Data In Timing Diagram I/fO SHIFT IN tPHSI INPUT READY tHSI DATA IN tSSI tDLIR tPLSI I/fO tDHIR C401–9 Data Out Timing Diagram I/fO SHIFT OUT tPHSO OUTPUT READY tHSO DATA OUT tDLOR tPLSO I/fO tDHOR tSOR C401–10 Bubble Through, Data Out To Data In Diagram SHIFT OUT SHIFT IN tBT INPUT READY tPIR DATA IN tSIR tHIR C401–11 5 CY7C401/CY7C403 CY7C402/CY7C404 Switching Waveforms (continued) Bubble Through, Data In To Data Out Diagram SHIFT IN SHIFT OUT tBT OUTPUT READY tSOR DATA OUT tPOR C401–12 Master Reset Timing Diagram tPMR MASTER RESET tDIR INPUT READY tDOR OUTPUT READY tDSI SHIFT IN tLZMR DATA OUT C401–13 Output Enable Timing Diagram OUTPUT ENABLE tHZOE DATA OUT NOTE 10 C401–14 tOOE 6 CY7C401/CY7C403 CY7C402/CY7C404 Typical DC and AC Characteristics NORMALIZED SUPPLY CURRENT vs. SUPPLY VOLTAGE 1.2 1.0 1.4 NORMALIZED SUPPLY CURRENT vs. AMBIENT TEMPERATURE 60 50 1.2 40 0.8 1.0 30 20 VCC =5.5V VIN =5.0V 25 125 10 0 0.0 VCC =5.0V TA =25°C 1.0 2.0 3.0 4.0 OUTPUT SOURCE CURRENT vs. OUTPUT VOLTAGE 0.6 VIN =5.0V TA =25°C 4.5 5.0 5.5 6.0 0.8 0.4 4.0 0.0 –55 SUPPLY VOLTAGE (V) AMBIENTTEMPERATURE (°C) OUTPUT VOLTAGE (V) NORMALIZED FREQUENCY vs. SUPPLY VOLTAGE 1.3 1.2 1.1 1.2 1.0 1.0 0.9 0.8 0.7 4.0 4.5 5.0 5.5 6.0 0.8 1.6 1.4 NORMALIZED FREQUENCY vs. AMBIENT TEMPERATURE 140 120 100 80 60 40 20 25 125 OUTPUT SINK CURRENT vs. OUTPUT VOLTAGE VCC =5.0V TA =25°C 1.0 2.0 3.0 4.0 0.6 –55 0 0.0 SUPPLY VOLTAGE (V) AMBIENT TEMPERATURE (°C) OUTPUT VOLTAGE (V) TYPICAL FREQUENCY CHANGE vs. OUTPUT LOADING 1.6 1.5 1.4 0.9 1.3 0.8 1.2 1.1 1.0 0 200 400 600 800 1000 0.7 0.0 1.1 1.0 NORMALIZED I CC vs. FREQUENCY 0 5 10 15 20 25 30 35 C401–15 CAPACITANCE (pF) FREQUENCY (MHz) 7 CY7C401/CY7C403 CY7C402/CY7C404 FIFO Expansion[13, 14, 15, 16, 17] 128 x 4 Application[18] SHIFT IN INPUT READY SI IR DI0 DATA IN DI1 DI2 DI3 MR OR SO DO0 DO1 DO2 DO3 SI IR DI0 DI1 DI2 DI3 MR OR SO DO0 DO1 DO2 DO3 DATA OUT OUTPUT READY SHIFT OUT MR C401–16 192 x 12 Application[19] SHIFT OUT IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 COMPOSITE INPUT READY IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 IR SI DI0 DI1 DI2 DI3 MR SO OR DO0 DO1 DO2 DO3 IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 IR SI DI0 DI1 DI2 DI3 MR SO OR DO0 DO1 DO2 DO3 IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 COMPOSITE OUTPUT READY SHIFT IN IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 IR SI DI0 DI1 DI2 DI3 MR SO OR DO0 DO1 DO2 DO3 IR SO SI OR DI0 DO0 DI1 DO1 DO2 DI2 DI3 MR DO3 MR C401–17 Notes: 13. When the memory is empty, the last word read will remain on the outputs until the master reset is strobed or a new data word bubbles through to the output. However, OR will remain LOW, indicating data at the output is not valid. 14. When the output data changes as a result of a pulse on SO, the OR signal always goes LOW before there is any change in output data, and stays LOW until the new data has appeared on the outputs. Anytime OR is HIGH, there is valid, stable data on the outputs. 15. If SO is held HIGH while the memory is empty and a word is written into the input, that word will ripple through the memory to the output. OR will go HIGH for one internal cycle (at least tORL ) and then go back LOW again. The stored word will remain on the outputs. If more words are written into the FIFO, they will line up behind the first word and will not appear on the outputs until SO has been brought LOW. 16. When the master reset is brought LOW, the outputs are cleared to LOW, IR goes HIGH and OR goes LOW. If SI is HIGH when the master reset goes HIGH, then the data on the inputs will be written into the memory and IR will return to the LOW state until SI is brought LOW. If SI is LOW when the master reset is ended, then IR will go HIGH, but the data on the inputs will not enter the memory until SI goes HIGH. 17. All Cypress FIFOs will cascade with other Cypress FIFOs. However, hey may not cascade with pin-compatible FIFOs from other manufacturers. 18. FIFOs can be easily cascaded to any desired depth. The handshaking and associated timing between the FIFOs are handled by the inherent timing of the devices. 19. FIFOs are expandable in depth and width. However, in forming wider words two external gates are required to generate composite input and output ready flags. This need is due to the variation of delays of the FIFOs. 8 CY7C401/CY7C403 CY7C402/CY7C404 Ordering Information Speed (MHz) 5 10 Ordering Code CY7C401–5PC CY7C401–10DC CY7C401–10PC CY7C401–10DMB CY7C401–10LMB 15 CY7C401–15DC CY7C401–15PC CY7C401–15DMB CY7C401–15LMB 25 CY7C401–25DC CY7C401–25PC CY7C401–25DMB CY7C401–25LMB Package Name P1 D2 P1 D2 L61 D2 P1 D2 L61 D2 P1 D2 L61 Package Type 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier Military Commercial Military Commercial Military Operating Range Commercial Commercial Speed (MHz) 5 10 Ordering Code CY7C402–5PC CY7C402–10DC CY7C402–10PC CY7C402–10DMB CY7C402–10LMB Package Name P3 D4 P3 D4 L61 D4 P3 D4 L61 D4 P3 D4 L61 Package Type 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 18-Lead (300-Mil) CerDIP 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 18-Lead (300-Mil) CerDIP 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier Operating Range Commercial Commercial Military Commercial Military Commercial Military 15 CY7C402–15DC CY7C402–15PC CY7C402–15DMB CY7C402–15LMB 25 CY7C402–25DC CY7C402–25PC CY7C402–25DMB CY7C402–25LMB 9 CY7C401/CY7C403 CY7C402/CY7C404 Ordering Information (continued) Speed (MHz) 10 Ordering Code CY7C403–10DC CY7C403–10PC CY7C403–10DMB CY7C403–10LMB 15 CY7C403–15DC CY7C403–15PC CY7C403–15DMB CY7C403–15LMB 25 CY7C403–25DC CY7C403–25PC CY7C403–25DMB CY7C403–25LMB Package Name D2 P1 D2 L61 D2 P1 D2 L61 D2 P1 D2 L61 Package Type 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 16-Lead (300-Mil) CerDIP 16-Lead (300-Mil) Molded DIP 16-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier Military Commercial Military Commercial Military Operating Range Commercial Speed (MHz) 10 Ordering Code CY7C404–10DC CY7C404–10PC CY7C404–10DMB CY7C404–10LMB Package Name D4 P3 D4 L61 D4 P3 D4 L61 D4 P3 D4 L61 Package Type 18-Lead (300-Mil) CerDIP 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 18-Lead (300-Mil) CerDIP 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier 18-Lead (300-Mil) CerDIP 18-Lead (300-Mil) Molded DIP 18-Lead (300-Mil) CerDIP 20-Pin Square Leadless Chip Carrier Operating Range Commercial Military Commercial Military Commercial Military 15 CY7C404–15DC CY7C404–15PC CY7C404–15DMB CY7C404–15LMB 25 CY7C404–25DC CY7C404–25PC CY7C404–25DMB CY7C404–25LMB 10 CY7C401/CY7C403 CY7C402/CY7C404 MILITARY SPECIFICATIONS Group A Subgroup Testing DC Characteristics Parameters VOH VOL VIH VIL Max. IIX IOZ IOS ICC Subgroups 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 1, 2, 3 fO tPHSI tPLSI tSSI tHSI tDLIR tDHIR tPHSO tPLSO tDLOR tDHOR tSOR tHSO tBT tSIR tHIR tPIR tPOR tPMR tDSI tDOR tDIR tLZMR tOOE tHZOE Switching Characteristics Parameters Subgroups 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 7, 8, 9, 10, 11 Document #: 38–00040–H 11 CY7C401/CY7C403 CY7C402/CY7C404 Package Diagrams 16-Lead (300-Mil) CerDIP D2 MIL-STD-1835 D- 2 Config.A 18-Lead (300-Mil) CerDIP D4 MIL-STD-1835 D-8 Config.A 20-Pin Square Leadless Chip Carrier L61 MIL-STD-1835 C–2A 12 CY7C401/CY7C403 CY7C402/CY7C404 Package Diagrams (continued) 16-Lead (300-Mil) Molded DIP P1 18-Lead (300-Mil) Molded DIP P3 © Cypress Semiconductor Corporation, 1995. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.
CY7C402-25PC 价格&库存

很抱歉,暂时无法提供与“CY7C402-25PC”相匹配的价格&库存,您可以联系我们找货

免费人工找货