SM561

SM561

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    SM561 - Spread Spectrum Clock Generator - Cypress Semiconductor

  • 详情介绍
  • 数据手册
  • 价格&库存
SM561 数据手册
SM561 Spread Spectrum Clock Generator Features • • • • • • • • • 54- to 166-MHz operating frequency range Wide (9) range of spread selections Accepts clock and crystal inputs Low power dissipation 3.3V = 165 mw. (Fin = 120 MHz) Frequency spread disable function Center spread modulation Low cycle-to-cycle jitter Eight-pin SOIC package Applications • High-resolution VGA controllers • LCD panels and monitors • Workstations and servers Benefits • Peak electromagnetic interference (EMI) reduction by 8 to 16 dB • Fast time to market • Cost reduction Block Diagram Pin Configuration 250 K Xin/CLK Xin/ CLK 1 4 pf REFERENCE DIVIDER PD CP LF 1 2 3 4 8 7 6 5 Xout S0 S1 SSCC VDD VSS MODULATION CONTROL SSCLK FEEDBACK DIVIDER VCO Xout 8 8 pF VDD VSS 2 INPUT DECODER LOGIC DIVIDER AND MUX 3 4 SSCLK 5 6 7 SSCC S1 S0 Cypress Semiconductor Corporation Document #: 38-07021 Rev. *C • 3901 North First Street • San Jose, CA 95134 • 408-943-2600 Revised December 14, 2002 SM561 . Pin Description Pin Number 1 2 3 4 5 Pin Name Xin/CLK VDD GND SSCLK SSCC Pin Type I P P O I Pin Description Clock or Crystal connection input. Refer to Table 1 for input frequency range selection. Positive power supply. Power supply ground. Modulated clock output. Spread Spectrum Clock Control (Enable/Disable) function. SSCG function is enabled when input is high and disabled when input is low. This pin is pulled high internally. Tri-level Logic input control pin used to select Frequency and Bandwidth. Frequency/Bandwidth selection and Tri-level Logic programming. See Figure 1 on page 3. Tri-level Logic input control pin used to select Frequency and Bandwidth. Frequency/Bandwidth selection and Tri-level Logic programming. See Figure 1 on page 3. Oscillator output pin connected to crystal. Leave this pin unconnected If an external clock drives Xin/CLK. 6 S1 I 7 S0 I 8 Xout O General Description The Cypress SM561 is a Spread Spectrum Clock Generator (SSCG) IC used for the purpose of reducing EMI found in today’s high-speed digital electronic systems. The SM561 uses a Cypress proprietary phase-locked loop (PLL) and Spread Spectrum Clock (SSC) technology to synthesize and frequency modulate the input frequency of the reference clock. By frequency modulating the clock, the measured EMI at the fundamental and harmonic frequencies of Clock (SSCLK) is greatly reduced. This reduction in radiated energy can significantly reduce the cost of complying with regulatory requirements and time to market without degrading the system performance. The SM561 is a very simple and versatile device to use. The frequency and spread% range is selected by programming S0 and S1 digital inputs. These inputs use three (3) logic states including High (H), Low (L), and Middle (M) to select one of the nine available Frequency Modulation and Spread% ranges. Refer to Table for programming details. The SM561 is intended for use with applications with a reference frequency in the range of 54 to 166 MHz. A wide range of digitally selectable spread percentages is made possible by using Tri-level (High, Low, and Middle) logic at the S0 and S1 digital control inputs. The output spread (frequency modulation) is symmetrically centered on the input frequency. Spread Spectrum Clock Control (SSCC) function enables or disables the frequency spread and is provided for easy comparison of system performance during EMI testing. The SM561 is available in an eight-pin SOIC package with a 0°C-to-70°C operating temperature range. Refer to the SM560 data sheet for operation at frequencies from 25 to 108 MHz. Document #: 38-07021 Rev. *C Page 2 of 8 SM561 Table 1. Frequency and Spread% Selection (Center Spread) 5 4 -1 0 8 M H z (L o w R a n g e ) In p u t F re q u e n c y (M H z ) 54 - 60 60 - 70 70 - 80 80 - 100 100 - 108 S1=M S0=M (% ) 3 .6 3 .5 3 .3 3 .0 2 .6 S1=M S0=0 (% ) 3 .1 3 .0 2 .8 2 .5 2 .3 S1=1 S0=0 (% ) 2 .6 2 .5 2 .4 2 .1 1 .9 S1=0 S0=0 (% ) 2 .1 2 .0 1 .9 1 .7 1 .5 S1=0 S0=M (% ) 1 .8 1 .7 1 .6 1 .4 1 .3 S e le c t th e F re q u e n c y a n d C e n te r S p re a d % d e s ired an d th en set S 1, S 0 as in d ic a te d . 1 0 8 - 1 6 6 M H z (H ig h R a n g e ) In p u t F re q u e n c y (M H z ) 180 - 120 1 2 0 -1 3 0 130 - 140 140 - 150 150 - 166 S1=1 S0=M (% ) 2 .3 2 .3 2 .3 2 .2 2 .1 S1=0 S0=1 (% ) 1 .7 1 .7 1 .7 1 .6 1 .5 S1=1 S0=1 (% ) 1 .1 1 .1 1 .1 1 .1 1 .0 S1=M S0=1 (% ) 0 .9 0 .9 0 .9 0 .9 0 .8 S e le c t th e F re q u e n c y a n d C e n te r S p re a d % d e s ired an d th en set S 1, S 0 as in d ic a te d . Tri-level Logic With binary logic, four states can be programmed with two control lines where as Tri-level Logic can program nine logic states using two control lines. Tri-level Logic in the SM561 is implemented by defining a third logic state in addition to the standard logic “1” and “0”. Pins 6 and 7 of the SM561 recognize a logic state by the voltage applied to the respective pin. These states are defined as “0” (Low), “M” (Middle), and VDD = 3.3 VDC “1” (One). Each of these states have a defined voltage range that is interpreted by the SM561 as a “0”, “M,” or “1” logic state. Refer to Table 1 for voltage ranges for each logic state. By using two equal value resistors (typically 20K) the “M” state can be easily programmed. Pins 6 or 7 can be tied directly to ground or VDD for Logic “0” or “1,” respectively. VDD = 3.3 VDC VDD = 3.3 VDC SM561 20K SM561 SM561 7 1.65 VDC 7 7 6 0 VDC 20K 6 6 5 5 5 EX. 1 EX. 2 EX. 3 Figure 1. Document #: 38-07021 Rev. *C Page 3 of 8 SM561 Absolute Maximum Ratings[1] Supply Voltage (VDD): .................................... –0.5V to +6.0V DC Input Voltage:................................... –0.5V to VDD + 0.5V Junction Temperature ................................. –40°C to +140°C Operating Temperature:...................................... 0°C to 70°C Storage Temperature .................................. –65°C to +150°C Static Discharge Voltage(ESD)........................... 2,000V–Min DC Electrical Characteristics (VDD = 3.3V, Temp. = 25°C and CL (pin 4) = 15 pF, unless otherwise noted) Parameter VDD VINH VINM VINL VOH1 VOH2 VOL1 VOL2 Cin1 Cin2 Cin2 IDD1 IDD2 Description Power Supply Range Input High Voltage Input Middle Voltage Input Low Voltage Output High Voltage Output High Voltage Output Low Voltage Output Low Voltage Input Capacitance Input Capacitance Input Capacitance Power Supply Current Power Supply Current ± 10% S0 and S1 only S0 and S1 only S0 and S1 only IOH = 6 ma IOH = 20 ma IOH = 6 ma IOH = 20 ma Xin/CLK (pin 1) Xout (pin 8) S0, S1, SSCC (pins 7, 6, 5) FIN = 65 MHz FIN = 166 MHz 3 6 3 4 8 4 35 50 Conditions Min. 2.97 0.85VDD 0.40VDD 0.0 2.4 2.0 0.4 1.2 5 10 5 45 55 Typ. 3.3 VDD 0.50VDD 0.0 Max. 3.63 VDD 0.60VDD 0.15VDD Unit V V V V V V V V pF pF pF mA mA Electrical Timing Characteristics (VDD = 3.3V, T = 25°C and CL=15 pF, unless otherwise noted) Parameter ICLKFR Trise Tfall DTYin DTYout JCC1 JCC2 Description Input Clock Frequency Range Clock Rise Time (pin 4) Clock Fall Time (pin 4) Input Clock Duty Cycle Output Clock Duty Cycle Cycle-to-Cycle Jitter Cycle-to-Cycle Jitter Conditions VDD = 3.30V SSCLK1 @ 0.4 – 2.4V SSCLK1 @ 0.4 – 2.4V XIN/CLK (pin 1) SSCLK1 (pin 4) Fin = 140 MHz Fin = 140 MHz Min. 54 1.2 1.2 20 45 – – 1.4 1.4 50 50 125 150 Typ. Max. 166 1.6 1.6 80 55 175 200 Unit MHz ns ns % % ps ps Note: 1. Single Power Supply: The Voltage on any input or I/O pin cannot exceed the power pin during power up. Document #: 38-07021 Rev. *C Page 4 of 8 SM561 SSCG Theory of Operation The SM561 is a PLL-type clock generator using a proprietary Cypress design. By precisely controlling the bandwidth of the output clock, the SM561 becomes a Low EMI clock generator. The theory and detailed operation of the SM561 will be discussed in the following sections. 50 % 50 % Tc = 15.4 ns Clock Frequency = fc = 65 MHz Clock Period = Tc =1/65 MHz = 15.4 ns If this clock is applied to the Xin/CLK pin of the SM561, the output clock at pin 4 (SSCLK) will be sweeping back and forth between two frequencies. These two frequencies, F1 and F2, are used to calculate to total amount of spread or bandwidth applied to the reference clock at pin 1. As the clock is making the transition from F1 to F2, the amount of time and sweep waveform play a very important role in the amount of EMI reduction realized from an SSCG clock. The modulation domain analyzer is used to visualize the sweep waveform and sweep period. Figure 1 also shows the modulation profile of a 65-MHz SSCG clock. Notice that the actual sweep waveform is not a simple sine or sawtooth waveform. Figure 2 is a scan of the same SSCG clock using a spectrum analyzer. In this scan you can see a 6.48-dB reduction in the peak RF energy when using the SSCG clock. EMI All digital clocks generate unwanted energy in their harmonics. Conventional digital clocks are square waves with a duty cycle that is very close to 50%. Because of this 50/50 duty cycle, digital clocks generate most of their harmonic energy in the odd harmonics, i.e., third, fifth, seventh, etc. It is possible to reduce the amount of energy contained in the fundamental and odd harmonics by increasing the bandwidth of the fundamental clock frequency. Conventional digital clocks have a very high Q factor, which means that all of the energy at that frequency is concentrated in a very narrow bandwidth, consequently, higher energy peaks. Regulatory agencies test electronic equipment by the amount of peak energy radiated from the equipment. By reducing the peak energy at the fundamental and harmonic frequencies, the equipment under test is able to satisfy agency requirements for EMI. Conventional methods of reducing EMI have been to use shielding, filtering, multilayer PCBs, etc. The SM561 uses the approach of reducing the peak energy in the clock by increasing the clock bandwidth, and lowering the Q. Modulation Rate Spectrum Spread Clock Generators utilize frequency modulation (FM) to distribute energy over a specific band of frequencies. The maximum frequency of the clock (Fmax) and minimum frequency of the clock (Fmin) determine this band of frequencies. The time required to transition from Fmin to Fmax and back to Fmin is the period of the Modulation Rate, Tmr. Modulation Rates of SSCG clocks are generally referred to in terms of frequency or Fmod = 1/Tmod. The input clock frequency, Fin, and the internal divider count, Cdiv, determine the Modulation Rate. In some SSCG clock generators, the selected range determines the internal divider count. In other SSCG clocks, the internal divider count is fixed over the operating range of the part. The SM560 and SM561 have a fixed divider count, as listed below. SSCG SSCG uses a patented technology of modulating the clock over a very narrow bandwidth and controlled rate of change, both peak and cycle to cycle. The SM561 takes a narrow band digital reference clock in the range of 54–166 MHz and produces a clock that sweeps between a controlled start and stop frequency and precise rate of change. To understand what happens to a clock when SSCG is applied, consider a 65-MHz clock with a 50% duty cycle. From a 65-MHz clock we know the following, as illustrated here. Document #: 38-07021 Rev. *C Page 5 of 8 SM561 Device SM561 Example: Device Fin Range Then; Cdiv 2332 (All Ranges) = SM561 = 65 MHz = S1 = 1, S0 = 0 Modulation Rate = Fmod = 65 MHz/2332 = 27.9 kHz. Modulation Profile Spectrum Analyzer Figure 2. SSCG Clock, SM561, Fin = 65 MHz SM560 Application Schematic VDD 65 MHz Reference Clock 1 Xin/CLK Xout 8 R2 20 K VDD 2 VDD S0 7 C5 22 uF. C6 0.1 uF 3 GND S1 6 R4 20 K R5 4 Application Load 22 SM561 SSCLK SSCC 5 VDD Figure 3. Application Schematic The schematic in Figure 3 demonstrates how SM561 is configured in a typical application. This application uses a 65-MHz reference clock connected to pin 1. Because an external reference clock is used, pin 8 (Xout) is left unconnected. Figure 3 also demonstrates how to properly use the Tri-level Logic employed in the SM561. Note that resistors R2 and R4 create a voltage divider that places VDD/2 on pin 7 to satisfy the voltage requirement for an “M” state. With this configuration, the SM561 will produce an SSCG clock that is at a center frequency of 65 MHz. Referring to Table 1, range “0, M” at 65 MHz will generate a modulation profile that has a 1.7% peak to peak spread. Document #: 38-07021 Rev. *C Page 6 of 8 SM561 Ordering Information [2] Part Number IMISM561BZ IMISM561BZT 8-pin SOIC 8-pin SOIC–Tape and Reel Package Type Product Flow Commercial, 0° to 70°C Commercial, 0° to 70°C Package Drawing and Dimensions Marking: Example: IMI SM561BS Date Code, Lot# Package S = SOIC Revision IMI Device Number SM561 B S 8-lead (150-Mil) SOIC S8 51-85066-A All products and company names mentioned in this document are the trademarks of their respective holders. Note: 2. The ordering part number differs from the marking on the actual device. Document #: 38-07021 Rev. *C Page 7 of 8 © Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. SM561 Document History Page Document Title:SM561 Spread Spectrum Clock Generator Document Number: 38-07021 REV. ** *A *B *C ECN No. 106949 113521 119446 122676 Issue Date 06/05/01 05/08/02 10/17/02 12/14/02 Orig. of Change IKA DMG RGL RBI Package suffix changed Corrected the values in the Absolute Maximum Ratings to match the device. Add power up requirements to operating conditions information. Description of Change Convert from IMI to Cypress Document #: 38-07021 Rev. *C Page 8 of 8
SM561
物料型号: - 型号为SM561,由Cypress Semiconductor Corporation生产。

器件简介: - SM561是一款展频时钟发生器(Spread Spectrum Clock Generator, SSCG)IC,用于减少高速数字电子系统中的电磁干扰(EMI)。

引脚分配: - Pin 1: Xin/CLK(输入)- 时钟或晶体连接输入。 - Pin 2: VDD(输入)- 正电源。 - Pin 3: GND(输入)- 电源地。 - Pin 4: SSCLK(输出)- 调制时钟输出。 - Pin 5: SSCC(输入)- 展频时钟控制(使能/禁用)功能。 - Pin 6: S1(输入)- 三态逻辑输入控制引脚,用于选择频率和带宽。 - Pin 7: SO(输入)- 三态逻辑输入控制引脚,用于选择频率和带宽。 - Pin 8: Xout(输出)- 振荡器输出引脚,连接晶体。如果使用外部时钟驱动Xin/CLK,则留空此引脚。

参数特性: - 工作频率范围:54-166MHz。 - 展频选择范围宽,有9种选择。 - 接受时钟和晶体输入。 - 低功耗:3.3V下,当输入频率为120MHz时功耗为165mW。 - 具有展频禁用功能。 - 中心展频调制。 - 低周期至周期抖动。 - 采用八脚SOIC封装。

功能详解: - SM561通过使用Cypress专有的锁相环(PLL)和展频时钟(SSC)技术,合成并调制参考时钟的输入频率,从而减少时钟在基本频率和谐波频率的EMI。 - 通过编程S0和S1数字输入选择频率和展频百分比范围,使用三态(高、中、低)逻辑在S0和S1数字控制输入实现广泛的数字可选展频百分比。 - 输出展频(频率调制)以输入频率为中心对称。

应用信息: - 适用于高分辨率VGA控制器、LCD面板和监视器、工作站和服务器等应用。 - 通过减少峰值电磁干扰(EMI),加快上市时间,降低成本。
SM561 价格&库存

很抱歉,暂时无法提供与“SM561”相匹配的价格&库存,您可以联系我们找货

免费人工找货