W181-51G

W181-51G

  • 厂商:

    CYPRESS(赛普拉斯)

  • 封装:

  • 描述:

    W181-51G - Peak Reducing EMI Solution - Cypress Semiconductor

  • 详情介绍
  • 数据手册
  • 价格&库存
W181-51G 数据手册
W181 Peak Reducing EMI Solution Features • Cypress PREMIS™ family offering • Generates an EMI optimized clocking signal at the output • Selectable input to output frequency • Single 1.25% or 3.75% down or center spread output • Integrated loop filter components • Operates with a 3.3V or 5V supply • Low power CMOS design • Available in 8-pin SOIC (Small Outline Integrated Circuit) or 14-pin TSSOP (Thin Shrink Small Outline Package select options only) Table 1. Modulation Width Selection SS% 0 1 W181-01, 02, 03 Output Fin ≥ Fout ≥ Fin – 1.25% Fin ≥ Fout ≥ Fin – 3.75% W181-51, 52, 53 Output Fin + 0.625% ≥ Fin≥ – 0.625% Fin + 1.875% ≥ Fin≥ –1.875% Table 2. Frequency Range Selection W181 Option# FS2 0 0 1 1 FS1 0 1 0 1 -01, 51 (MHz) 28 ≤ FIN ≤ 38 38 ≤ FIN ≤ 48 46 ≤ FIN ≤ 60 58 ≤ FIN ≤ 75 -02, 52 (MHz) 28 ≤ FIN ≤ 38 38 ≤ FIN ≤ 48 N/A N/A -03, 53 (MHz) N/A N/A 46 ≤ FIN ≤ 60 58 ≤ FIN ≤ 75 Key Specifications Supply Voltages: ........................................... VDD = 3.3V±5% or VDD = 5V±10% Frequency Range: ............................ 28 MHz ≤ Fin ≤ 75 MHz Crystal Reference Range.................. 28 MHz ≤ Fin ≤ 40 MHz Cycle to Cycle Jitter: ....................................... 300 ps (max.) Selectable Spread Percentage: ....................1.25% or 3.75% Output Duty Cycle: ............................... 40/60% (worst case) Output Rise and Fall Time: .................................. 5 ns (max.) Simplified Block Diagram 3.3 or 5.0V Pin Configurations SOIC W181-01/51 CLKIN or X1 NC or X2 GND SS% 1 2 3 4 8 7 6 5 FS2 FS1 VDD CLKOUT X1 XTAL Input X2 40 MHz Max. W181 Spread Spectrum Output (EMI suppressed) CLKIN or X1 NC or X2 GND SS% 1 2 3 4 8 7 6 5 SSON# FS1 VDD CLKOUT W181-02/03 W181-52/53 3.3 or 5.0V TSSOP FS2 CLKIN or X1 NC or X2 GND NC SS% NC 1 2 3 4 5 6 7 14 13 12 11 10 9 8 W181-01 NC NC FS1 NC VDD NC CLKOUT Oscillator or Reference Input W181 Spread Spectrum Output (EMI suppressed) PREMIS is a trademark of Cypress Semiconductor Corporation. Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600 July 21, 2000, rev. *B W181 Pin Definitions Pin Name CLKOUT CLKIN or X1 Pin No. (SOIC) 5 1 Pin No. (TSSOP)(-01) 8 2 Pin Type O I Pin Description Output Modulated Frequency: Frequency modulated copy of the unmodulated input clock (SSON# asserted). Crystal Connection or External Reference Frequency Input: This pin has dual functions. It may either be connected to an external crystal, or to an external reference clock. Crystal Connection: If using an external reference, this pin must be left unconnected. Spread Spectrum Control (Active LOW): Asserting this signal (active LOW) turns the internal modulation waveform on. This pin has an internal pull-down resistor. Frequency Selection Bit(s) 1 and 2: These pins select the frequency range of operation. Refer to Table 2. These pins have internal pull-up resistors. Modulation Width Selection: When Spread Spectrum feature is turned on, this pin is used to select the amount of variation and peak EMI reduction that is desired on the output signal. This pin has an internal pull-up resistor. Power Connection: Connected to 3.3V or 5V power supply. Ground Connection: Connect all ground pins to the common system ground plane. No Connection. NC or X2 SSON# 2 8(02/03/52/ 53) 7, 8 (01/51) 3 -- I I FS1:2 12, 1 I SS% 4 6 I VDD GND NC 6 3 10 4 5, 7, 9, 11, 13, 14 P G NC 2 W181 Overview The W181 products are one series of devices in the Cypress PREMIS family. The PREMIS family incorporates the latest advances in PLL spread spectrum frequency synthesizer techniques. By frequency modulating the output with a lowfrequency carrier, peak EMI is greatly reduced. Use of this technology allows systems to pass increasingly difficult EMI testing without resorting to costly shielding or redesign. In a system, not only is EMI reduced in the various clock lines, but also in all signals which are synchronized to the clock. Therefore, the benefits of using this technology increase with the number of address and data lines in the system. The Simplified Block Diagram on page 1 shows a simple implementation. times the reference frequency. (Note: For the W181 the output frequency is equal to the input frequency.) The unique feature of the Spread Spectrum Frequency Timing Generator is that a modulating waveform is superimposed at the input to the VCO. This causes the VCO output to be slowly swept across a predetermined frequency band. Because the modulating frequency is typically 1000 times slower than the fundamental clock, the spread spectrum process has little impact on system performance. Frequency Selection With SSFTG In Spread Spectrum Frequency Timing Generation, EMI reduction depends on the shape, modulation percentage, and frequency of the modulating waveform. While the shape and frequency of the modulating waveform are fixed for a given frequency, the modulation percentage may be varied. Using frequency select bits (FS1:2 pins), the frequency range can be set. Spreading percentage is set to be 1.25% or 3.75% (see Table 1). A larger spreading percentage improves EMI reduction. However, large spread percentages may either exceed system maximum frequency ratings or lower the average frequency to a point where performance is affected. For these reasons, spreading percentages between 0.5% and 2.5% are most common. Functional Description The W181 uses a Phase-Locked Loop (PLL) to frequency modulate an input clock. The result is an output clock whose frequency is slowly swept over a narrow band near the input signal. The basic circuit topology is shown in Figure 1. The input reference signal is divided by Q and fed to the phase detector. A signal from the VCO is divided by P and fed back to the phase detector also. The PLL will force the frequency of the VCO output signal to change until the divided output signal and the divided reference signal match at the phase detector input. The output frequency is then equal to the ratio of P/Q VDD Clock Input Freq. Divider Q Phase Detector Charge Pump Reference Input Σ VCO Post Dividers CLKOUT (EMI suppressed) Modulating Waveform Feedback Divider P PLL GND Figure 1. Functional Block Diagram 3 W181 Spread Spectrum Frequency Timing Generation The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in Figure 2. As shown in Figure 2, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is: dB = 6.5 + 9*log10(P) + 9*log10(F) Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in Figure 3. This waveform, as discussed in “Spread Spectrum Clock Generation for the Reduction of Radiated Emissions” by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. Figure 3 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices. EMI Reduction SSFTG Typical Clock Amplitude (dB) Amplitude (dB) Spread Spectrum Enabled NonSpread Spectrum Frequency Span (MHz) Center Spread Frequency Span (MHz) Down Spread Figure 2. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation MAX. FREQUENCY 10% 20% 30% 40% 50% 60% 70% 80% 90% 100% 10% 20% 30% 40% 50% 60% 70% 80% 90% MIN. Figure 3. Typical Modulation Profile 4 100% W181 Absolute Maximum Ratings Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions Parameter VDD, VIN TSTG TA TB PD Description Voltage on any pin with respect to GND Storage Temperature Operating Temperature Ambient Temperature under Bias Power Dissipation above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. Rating –0.5 to +7.0 –65 to +150 0 to +70 –55 to +125 0.5 Unit V °C °C °C W DC Electrical Characteristics: 0°C < TA < 70°C, VDD = 3.3V ±5% Parameter IDD tON VIL VIH VOL VOH IIL IIH IOL IOH CI CI RP ZOUT Description Supply Current Power-Up Time Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Input Low Current Input High Current Output Low Current Output High Current Input Capacitance Input Capacitance Input Pull-Up Resistor Clock Output Impedance Note 1 Note 1 @ 0.4V, VDD = 3.3V @ 2.4V, VDD = 3.3V All pins except CLKIN CLKIN pin only 6 500 25 15 15 7 10 2.4 –100 10 2.4 0.4 First locked clock cycle after Power Good Test Condition Min. Typ. 18 Max. 32 5 0.8 Unit mA ms V V V V µA µA mA mA pF pF kΩ Ω Note: 1. Inputs FS1:2 have a pull-up resistor; Input SSON# has a pull-down resistor. 5 W181 DC Electrical Characteristics: 0°C < TA < 70°C, VDD = 5V ±10% Parameter IDD tON VIL VIH VOL VOH IIL IIH IOL IOH CI CI RP ZOUT Description Supply Current Power-Up Time Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Input Low Current Input High Current Output Low Current Output High Current Input Capacitance Input Capacitance Input Pull-Up Resistor Clock Output Impedance Note 1 Note 1 @ 0.4V, VDD = 5V @ 2.4V, VDD = 5V All pins except CLKIN CLKIN pin only 6 500 25 24 24 7 10 2.4 –100 10 0.7VDD 0.4 First locked clock cycle after Power Good Test Condition Min. Typ. 30 Max. 50 5 0.15VDD Unit mA ms V V V V µA µA mA mA pF pF kΩ Ω AC Electrical Characteristics: TA = 0°C to +70°C, VDD = 3.3V ±5% or 5V±10% Parameter fIN fOUT tR tF tOD tID tJCYC Description Input Frequency Output Frequency Output Rise Time Output Fall Time Output Duty Cycle Input Duty Cycle Jitter, Cycle-to-Cycle Harmonic Reduction fout = 40 MHz, third harmonic measured, reference board, 15-pF load 8 Test Condition Input Clock Spread Off VDD, 15-pF load 0.8V–2.4V VDD, 15-pF load 2.4V–0.8V 15-pF load 40 40 250 Min. 28 28 2 2 Typ. Max. 75 75 5 5 60 60 300 Unit MHz MHz ns ns % % ps dB 6 W181 Application Information Recommended Circuit Configuration For optimum performance in system applications the power supply decoupling scheme shown in Figure 4 should be used. VDD decoupling is important to both reduce phase jitter and EMI radiation. The 0.1-µF decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the inReference Input NC GND creased trace inductance will negate its decoupling capability. The 10-µF decoupling capacitor shown should be a tantalum type. For further EMI protection, the VDD connection can be made via a ferrite bead, as shown. Recommended Board Layout Figure 5 shows a recommended 2-layer board layout. 1 W181 2 3 4 8 7 6 5 R1 Clock Output C1 0.1 µF 3.3 or 5V System Supply FB C2 10 µF Tantalum Figure 4. Recommended Circuit Configuration C1 = C2 = High frequency supply decoupling capacitor (0.1-µF recommended). Common supply low frequency decoupling capacitor (10-µF tantalum recommended). Match value to line impedance Ferrite Bead Via To GND Plane R1 = FB = G Reference Input NC = C1 G G Clock Output R1 G Power Supply Input (3.3 or 5V) FB C2 Figure 5. Recommended Board Layout (2-Layer Board) Ordering Information Ordering Code W181 W181 Document #: 38-00790-B Freq. Mask Code 01, 02, 03 51, 52, 53 01 Package Name G X Package Type 8-pin Plastic SOIC (150-mil) 14-pin Plastic TSSOP 7 W181 Package Diagram 14-pin Thin Shrink Small Outline Package 8 W181 Package Diagram (continued) 8-Pin Small Outline Integrated Circuit (SOIC, 150 mils) © Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.
W181-51G
物料型号: - 型号为W181,属于Cypress PREMIS™家族。

器件简介: - W181产品是Cypress PREMIS家族中的一种设备,该家族整合了PLL展频频率合成器技术的最新进展。通过使用低频载波对输出进行频率调制,显著降低峰值EMI。这项技术允许系统在不依赖昂贵的屏蔽或重新设计的情况下通过日益困难的EMI测试。

引脚分配: - CLKOUT(5号引脚,SOIC;8号引脚,TSSOP):输出调制频率,未调制输入时钟的频率调制副本。 - CLKIN或X1(1号引脚,SOIC;2号引脚,TSSOP):晶体连接或外部参考频率输入,具有双功能。 - NC或X2(2号引脚,SOIC;3号引脚,TSSOP):晶体连接,如果使用外部参考,则该引脚必须留空。 - SSON#(8号引脚,02/03/52/53):展频控制(活跃低),内部上拉电阻。 - FS1:2(7, 8号引脚,01/51;12, 1号引脚,TSSOP):频率选择位1和2,用于选择操作的频率范围,内部上拉电阻。 - SS%(4号引脚,SOIC;6号引脚,TSSOP):调制宽度选择,用于选择输出信号的变动量和峰值EMI降低量,内部上拉电阻。 - VDD(6号引脚,SOIC;10号引脚,TSSOP):电源连接,连接至3.3V或5V电源。 - GND(3号引脚,SOIC;4号引脚,TSSOP):地连接,连接至公共系统地平面。 - NC:无连接引脚。

参数特性: - 工作电压:3.3V或5V。 - 频率范围:28 MHz至75 MHz。 - 晶体参考范围:8 MHz至40 MHz。 - 循环至循环抖动:0 ps最大值。 - 可选择的展宽百分比:1.25%或3.75%。 - 输出占空比:0/60%(最坏情况)。 - 输出上升和下降时间:最大5 ns。

功能详解: - W181使用锁相环(PLL)对输入时钟进行频率调制,结果是输出时钟的频率在输入信号附近的一个窄带内缓慢扫描。展频时钟发生器的独特之处在于,调制波形叠加在VCO的输入上,导致VCO输出在预定的频率带内缓慢扫描。

应用信息: - 为了在系统应用中获得最佳性能,应使用图4所示的电源去耦方案,以减少相位抖动和EMI辐射。0.1-µF去耦电容应尽可能靠近VDD引脚放置。10-µF去耦电容应为钽电容类型。为了进一步的EMI保护,可以通过铁氧体珠使VDD连接,如所示。

封装信息: - 8引脚塑料SOIC(150 mils)和14引脚塑料TSSOP。
W181-51G 价格&库存

很抱歉,暂时无法提供与“W181-51G”相匹配的价格&库存,您可以联系我们找货

免费人工找货